adsp-21364bbc Analog Devices, Inc., adsp-21364bbc Datasheet - Page 35

no-image

adsp-21364bbc

Manufacturer Part Number
adsp-21364bbc
Description
Sharc Processor
Manufacturer
Analog Devices, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
adsp-21364bbcZ-1AA
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Parallel Data Acquisition Port (PDAP)
The timing requirements for the PDAP are provided in
Table
the IDP. For details on the operation of the IDP, see the IDP
chapter of the ADSP-2136x SHARC Processor Hardware
Table 32. Parallel Data Acquisition Port (PDAP)
1
Parameter
Timing Requirements
t
t
t
t
t
t
Switching Characteristics
t
t
Source pins of DATA are AD7–0, DATA7–0, or DAI pins. Source pins for SCLK and FS are: 1) DAI pins, 2) CLKIN through PCG, or 3) DAI pins through PCG.
SPCLKEN
HPCLKEN
PDSD
PDHD
PDCLKW
PDCLK
PDHLDD
PDSTRB
1
1
32. PDAP is the parallel mode operation of Channel 0 of
1
1
PDAP_CLKEN Setup Before PDAP_CLK Sample Edge
PDAP_CLKEN Hold After PDAP_CLK Sample Edge
PDAP_DAT Setup Before SCLK PDAP_CLK Sample Edge
PDAP_DAT Hold After SCLK PDAP_CLK Sample Edge
Clock Width
Clock Period
Delay of PDAP Strobe After Last PDAP_CLK Capture Edge for a Word
PDAP Strobe Pulse Width
ADSP-21362/ADSP-21363/ADSP-21364/ADSP-21365/ADSP-21366
(PDAP_STROBE)
(PDAP_CLKEN)
DAI_P20 - 1
DAI_P20 - 1
(PDAP_CLK)
DAI_P20 - 1
DATA
Rev. D | Page 35 of 56 | April 2008
Figure 25. PDAP Timing
t
PDCLKW
SAMPLE EDGE
t
SPCLKEN
t
PDSD
t
PDHLDD
Reference. Note that the most significant 16 bits of external
PDAP data can be provided through either the parallel port
AD15–0 or the DAI_P20–5 pins. The remaining 4 bits can only
be sourced through DAI_P4–1. The timing below is valid at the
DAI_P20–1 pins or at the AD15–0 pins.
t
HPCLKEN
t
t
PDHD
PDCLK
t
PDSTRB
Min
2.5
2.5
3.0
2.5
7.0
24
2 × t
2 × t
PCLK
PCLK
– 1
– 1.5
Unit
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for adsp-21364bbc