ez80l92 ZiLOG Semiconductor, ez80l92 Datasheet - Page 136

no-image

ez80l92

Manufacturer Part Number
ez80l92
Description
Ez80acclaim Flash Microcontrollers
Manufacturer
ZiLOG Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ez80l92AZ020EC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80l92AZ020EC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80l92AZ020EG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80l92AZ020SC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80l92AZ020SC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80l92AZ020SG
Manufacturer:
SYNERGY
Quantity:
5 000
Part Number:
ez80l92AZ050EG
Manufacturer:
ZILOG
Quantity:
445
Part Number:
ez80l92AZ050EG
Manufacturer:
ZiLOG
Quantity:
135
Part Number:
ez80l92AZ050SC
Manufacturer:
ST
Quantity:
12 000
Part Number:
ez80l92AZ050SG
Manufacturer:
Everlight
Quantity:
12 000
eZ80L92 MCU
Product Specification
130
Serial Clock
The Serial Clock (SCK) is used to synchronize data movement both in and out of the
device through its MOSI and MISO pins. The master and slave are capable of exchanging
a data byte during a sequence of eight clock cycles. As SCK is generated by the master,
the SCK pin becomes an input on a slave device. The SPI contains an internal divide-by-
two clock divider. In MASTER mode, the SPI serial clock is one-half the frequency of the
clock signal created by the SPI’s Baud Rate Generator.
As demonstrated in
Figure 29
and
Table
68, four possible timing relations may be chosen
by using control bits CPOL and CPHA in the SPI Control register. See the
SPI Control
Register (SPI_CTL) on page
135. Both the master and slave must operate with the identi-
cal timing, Clock Polarity (CPOL), and Clock Polarity (CPHA). The master device always
places data on the MOSI line a half-cycle before the clock edge (SCK signal), in order for
the slave device to latch the data.
PS013014-0107
Serial Peripheral Interface

Related parts for ez80l92