m24m01-r STMicroelectronics, m24m01-r Datasheet - Page 19

no-image

m24m01-r

Manufacturer Part Number
m24m01-r
Description
1 Mbit Serial I?c Bus Eeprom
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m24m01-rCS6TP/A
Manufacturer:
SAMSUNG
Quantity:
17 600
Part Number:
m24m01-rCS6TP/A
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
m24m01-rCS6TP/A
Quantity:
6 700
Part Number:
m24m01-rDW6TP
Manufacturer:
ST
0
Part Number:
m24m01-rDW6TP
Manufacturer:
ST
Quantity:
150
Part Number:
m24m01-rDW6TP
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
m24m01-rDW6TP
Quantity:
16 000
Part Number:
m24m01-rMN6P
Manufacturer:
ST
Quantity:
20 000
Part Number:
m24m01-rMN6TP
Manufacturer:
ST
Quantity:
8 000
Part Number:
m24m01-rMN6TP
Manufacturer:
ST
Quantity:
256
Part Number:
m24m01-rMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
m24m01-rMN6TP
Quantity:
859
Part Number:
m24m01-rMN6TP
0
Part Number:
m24m01-rMN6TPA
Manufacturer:
ST
0
Part Number:
m24m01-rMW6TG
Manufacturer:
STMicroelectronics
Quantity:
47 301
Part Number:
m24m01-rMW6TG
Manufacturer:
ST
Quantity:
20 000
M24M01-R
3.11
3.12
3.13
3.14
3.15
Read operations
Read operations are performed independently of the state of the Write Control (WC) signal.
After the successful completion of a Read operation, the device’s internal address counter is
incremented by one, to point to the next byte address.
Random Address Read
A dummy Write is first performed to load the address into this address counter (as shown in
Figure
condition, and repeats the device select code, with the RW bit set to 1. The device
acknowledges this, and outputs the contents of the addressed byte. The bus master must
not acknowledge the byte, and terminates the transfer with a Stop condition.
Current Address Read
For the Current Address Read operation, following a Start condition, the bus master only
sends a device select code with the R/W bit set to 1. The device acknowledges this, and
outputs the byte addressed by the internal address counter. The counter is then
incremented. The bus master terminates the transfer with a Stop condition, as shown in
Figure
Sequential Read
This operation can be used after a Current Address Read or a Random Address Read. The
bus master does acknowledge the data byte output, and sends additional clock pulses so
that the device continues to output the next byte in sequence. To terminate the stream of
bytes, the bus master must not acknowledge the last byte, and must generate a Stop
condition, as shown in
The output data comes from consecutive addresses, with the internal address counter
automatically incremented after each byte output. After the last memory address, the
address counter ‘rolls-over’, and the device continues to output data from memory address
00h.
Acknowledge in Read mode
For all Read commands, the device waits, after each byte read, for an acknowledgment
during the 9
time, the device terminates the data transfer and switches to its Standby mode.
10) but without sending a Stop condition. Then, the bus master sends another Start
10, without acknowledging the byte.
th
bit time. If the bus master does not drive Serial Data (SDA) low during this
Figure
10.
Device operation
19/30

Related parts for m24m01-r