wm8352 Wolfson Microelectronics plc, wm8352 Datasheet - Page 183

no-image

wm8352

Manufacturer Part Number
wm8352
Description
Wolfson Audioplus? Stereo Codec With Power Management
Manufacturer
Wolfson Microelectronics plc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
wm8352GEB
Manufacturer:
WOLFSON
Quantity:
20 000
Part Number:
wm8352GEB/RV
Manufacturer:
WOLFSONM/PBF
Quantity:
6 909
Production Data
w
ADA
ADCLRCLK
ADCLRCLKB
ADCBCLK
/BATT_FAULT
CH_IND
CODEC_OPCLK
DO_CONF
FLASH_OUT
ISINKC
ISINKD
ISINKE
LINE_SW
LINE_GT_BATT
MICDET
MICSHT
/MEMRST
FUNCTION NAME
ALTERNATE
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
OUTPUT
INPUT /
Aux ADC external data available signal. See Section 19.
0 = AUXADC external data not available
1 = AUXADC external data available
Alternate Left/Right clock for CODEC ADC digital interface.
When this function is selected, the LRCLK pin supports the
DAC interface only, and GPIO5 provides the ADC digital
interface L/R clock. See Section 12.
Inverted Left/Right clock for CODEC ADC digital interface.
When this function is selected, the LRCLK pin supports the
DAC interface only, and GPIO6 provides the inverted ADC
digital interface L/R clock. See Section 12.
Alternate BCLK for CODEC ADC digital interface. When
this function is selected, the BCLK pin supports the DAC
interface only, and GPIO8 provides the ADC digital
interface BCLK signal. See Section 12.
Same as /UVLO signal – indicates no power present.
Should be output as soon as possible after /UVLO.
Battery Charge status indication. This output can drive an
LED, which indicates battery charging status through
different flash rates. See Section 17.
Output clock from CODEC. Frequency is determined by
OPCLK_DIV. See Section 12.
Output used for development mode programming. Signal
goes high to indicate that external programming can take
place (during the Pre-Active state). Same functionality as
PWR_ON (GPIO output) but with additional programmable
option to prevent reset in OFF mode. See Section 14.
Logic output asserted for the duration of a Flash. Triggered
by either SINKA or SINKB; Triggered by GPIO or
CSn_FLASH bit. See Section 16.
Open-drain output which can be used to drive LEDs
connected to LINE via a series resistor. See Section 16.
Open-drain output which can be used to drive LEDs
connected to LINE via a series resistor. See Section 16.
Open-drain output which can be used to drive LEDs
connected to LINE via a series resistor. See Section 16.
Used to drive an external PFET between ‘Wall’ supply and
LINE input, in order to prevent reverse conduction when
the Wall Adapter is disconnected. See Section 17.1.
Output to enable external PFET to reduce IR loses when
LINE is greater than BATT
Logic output indicating microphone bias current detection.
0 = Mic Bias Current not detected
1 = Mic Bias Current detected
Note that an Interrupt is also generated by this event. See
Section 13.12.2.
Logic output indicating microphone bias short circuit
detection.
0 = Mic Bias Short Circuit not detected
1 = Mic Bias Short Circuit detected
Note that an Interrupt is also generated by this event. See
Section 13.12.2.
Output used to control other subsystems such as external
memory. Signal goes low to reset external memory. The
status of this signal in the Hibernate state is configurable,
allowing external memory contents to be retained in
Hibernate. See Section 14.
DESCRIPTION
PD, June 2009, Rev 4.1
WM8352
183

Related parts for wm8352