FM24CL64B-GA RAMTRON [Ramtron International Corporation], FM24CL64B-GA Datasheet - Page 6

no-image

FM24CL64B-GA

Manufacturer Part Number
FM24CL64B-GA
Description
64Kb Serial 3V F-RAM Memory
Manufacturer
RAMTRON [Ramtron International Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FM24CL64B-GATR
Manufacturer:
CYPRESS
Quantity:
2 500
Read Operation
There are two basic types of read operations. They
are current address read and selective address read. In
a current address read, the FM24CL64B uses the
internal address latch to supply the address. In a
selective read, the user performs a procedure to set
the address to a specific value.
Current Address & Sequential Read
As mentioned above the FM24CL64B uses an
internal latch to supply the address for a read
operation. A current address read uses the existing
value in the address latch as a starting place for the
read operation. The system reads from the address
immediately following that of the last operation.
To perform a current address read, the bus master
supplies a slave address with the LSB set to a „1‟.
This indicates that a read operation is requested.
After receiving the complete slave address, the
FM24CL64B will begin shifting out data from the
current address on the next clock. The current address
is the value held in the internal address latch.
Beginning with the current address, the bus master
can read any number of bytes. Thus, a sequential read
is simply a current address read with multiple byte
transfers. After each byte the internal address counter
will be incremented.
Rev. 1.1
June 2011
By F-RAM
By Master
By Master
By F-RAM
Start
S
Start
S
Slave Address
Slave Address
0
A
Address & Data
0
Address MSB
A
Figure 6. Multiple Byte Write
Figure 5. Single Byte Write
Address & Data
Address MSB
Acknowledge
A
FM24CL64B - 64Kb 3V I2C F-RAM (Automotive Temp.)
Address LSB
Acknowledge
A
There are four ways to properly terminate a read
operation. Failing to properly terminate the read will
most likely create a bus contention as the
FM24CL64B attempts to read out additional data
onto the bus. The four valid methods are:
1.
2.
3.
4.
If the internal address reaches 1FFFh, it will wrap
around to 0000h on the next read cycle. Figures 7 and
8 below show the proper operation for current
address reads.
Selective (Random) Read
There is a simple technique that allows a user to
select a random address location as the starting point
for a read operation. This involves using the first
three bytes of a write operation to set the internal
address followed by subsequent read operations.
Each time the bus master acknowledges a byte,
this indicates that the FM24CL64B should read
out the next sequential byte.
The bus master issues a no-acknowledge in the
9
This is illustrated in the diagrams below. This is
preferred.
The bus master issues a no-acknowledge in the
9
The bus master issues a stop in the 9
cycle.
The bus master issues a start in the 9
cycle.
th
th
Address LSB
A
clock cycle and a start in the 10
clock cycle and a stop in the 10
Data Byte
A
A
Data Byte
Data Byte
th
th
.
clock cycle.
Page 6 of 12
A
th
th
A
Stop
P
Stop
clock
clock
P

Related parts for FM24CL64B-GA