CY7C1363C CYPRESS [Cypress Semiconductor], CY7C1363C Datasheet

no-image

CY7C1363C

Manufacturer Part Number
CY7C1363C
Description
9-Mbit (256K x 36/512K x 18) Flow-Through SRAM
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1363C-133AJXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C1363C-133AJXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7C1363C-133AJXCT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C1363C-133AJXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C1363C-133AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C1363C-133AXCT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Cypress Semiconductor Corporation
Document #: 38-05541 Rev. *A
Features
Selection Guide
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Notes:
• Supports 133-MHz bus operations
• 256K × 36/512K × 18 common I/O
• 3.3V –5% and +10% core power supply (V
• 2.5V or 3.3V I/O supply (V
• Fast clock-to-output times
• Provide high-performance 2-1-1-1 access rate
• User-selectable burst counter supporting Intel
• Separate processor and controller address strobes
• Synchronous self-timed write
• Asynchronous output enable
• Available in Lead-Free 100 TQFP,119 BGA and 165 fBGA
• IEEE 1149.1 compatible JTAG Boundary Scan for BGA
•“ZZ” Sleep Mode option
1. For best–practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.
2. CE
— 6.5 ns (133-MHz version)
— 7.5 ns (117-MHz version)
— 8.5 ns (100-MHz version)
Pentium
packages Both 2 and 3 Chip Enable Options for TQFP
and fBGA packages
3
is for A version of TQFP ( 3 Chip Enable Option) and 165 fBGA package only. 119 BGA is offered only in 2 Chip Enable.
interleaved or linear burst sequences
9-Mbit (256K x 36/512K x 18) Flow-Through SRAM
DDQ
)
3901 North First Street
DD
)
PRELIMINARY
133 MHz
250
6.5
30
Functional Description
The CY7C1361C/CY7C1363C is a 3.3V, 256K x 36 and 512K x
18 Synchronous Flowthrough SRAMs, respectively designed
to interface with high-speed microprocessors with minimum
glue logic. Maximum access delay from clock rise is 6.5 ns
(133-MHz version). A 2-bit on-chip counter captures the first
address in a burst and increments the address automatically
for the rest of the burst access. All synchronous inputs are
gated by registers controlled by a positive-edge-triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address-pipelining Chip Enable
( CE
Control inputs ( ADSC , ADSP , and ADV ), Write Enables ( BW
and BWE ), and Global Write ( GW ). Asynchronous inputs
include the Output Enable ( OE ) and the ZZ pin .
The CY7C1361C/CY7C1363C allows either interleaved or
linear burst sequences, selected by the MODE input pin. A
HIGH selects an interleaved burst sequence, while a LOW
selects a linear burst sequence. Burst accesses can be
initiated with the Processor Address Strobe (ADSP) or the
cache Controller Address Strobe (ADSC) inputs. Address
advancement is controlled by the Address Advancement
(ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor ( ADSP ) or
Address Strobe Controller ( ADSC ) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin ( ADV ).
The CY7C1361C/CY7C1363C operates from a +3.3V core
power supply while all outputs may operate with either a +2.5
or +3.3V supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
1
), depth-expansion Chip Enables (CE
117 MHz
220
7.5
30
San Jose
,
CA 95134
[1]
100 MHz
180
8.5
30
Revised October 5, 2004
2
CY7C1361C
CY7C1363C
and CE
3
408-943-2600
Unit
mA
mA
[2]
ns
), Burst
x
,

Related parts for CY7C1363C

CY7C1363C Summary of contents

Page 1

... A version of TQFP ( 3 Chip Enable Option) and 165 fBGA package only. 119 BGA is offered only in 2 Chip Enable. 3 Cypress Semiconductor Corporation Document #: 38-05541 Rev. *A PRELIMINARY Functional Description The CY7C1361C/CY7C1363C is a 3.3V, 256K x 36 and 512K x 18 Synchronous Flowthrough SRAMs, respectively designed to interface with high-speed microprocessors with minimum ) glue logic. Maximum access delay from clock rise is 6 (133-MHz version) ...

Page 2

... BW B BYTE WRITE REGISTER DQ DQP , BYTE BWE WRITE REGISTER GW ENABLE CE1 REGISTER CE2 CE3 OE SLEEP ZZ CONTROL 1 Logic Block Diagram – CY7C1363C (512K x 18) ADDRESS A0,A1,A REGISTER MODE ADV CLK ADSC ADSP DQ ,DQP B WRITE REGISTER ,DQP WRITE REGISTER BWE GW ENABLE ...

Page 3

... SSQ SSQ DDQ DDQ DQP NC A CY7C1361C CY7C1363C CY7C1363C 15 16 (512K x 18 DDQ 76 V SSQ DQP A 73 ...

Page 4

... DDQ V 76 SSQ NC 75 DQP SSQ V 70 DDQ CY7C1363C (512K x 18 DDQ 60 V SSQ SSQ V 54 ...

Page 5

... BWE DQP MODE TMS TDI TCK CY7C1363C (512K x 18 ADSP CE A ADSC ADV ...

Page 6

... 18M SS TDI TMS CY7C1363C (512K x 18 CLK ...

Page 7

... Selects Burst Order. When tied to GND selects linear burst sequence. When tied left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. Mode Pin has an internal pull-up. Power supply inputs to the core of the device. Ground for the core of the device. CY7C1361C CY7C1363C Description [ and CE 1 ...

Page 8

... This pin is not available on TQFP packages Connects. Not internally connected to the die. 18M, 36M, 72M, 144M and 288M are address expansion pins are not internally connected to the die. This pin can be connected to Ground or should be left floating. CY7C1361C CY7C1363C Description through a pull DD . This pin DD ...

Page 9

... Maximum access delay from the clock rise ( 6.5 ns (133-MHz device). CDV The CY7C1361C/CY7C1363C supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium processors. The linear burst sequence is suited for processors that utilize a linear burst sequence ...

Page 10

... CY7C1361C CY7C1363C Min. Max. Unit CYC 2t ns CYC 2t ns CYC 0 ns ADV WRITE OE CLK L-H three-state L-H three-state L-H three-state ...

Page 11

... Write Bytes ( DQP , DQP , DQP D C Write Bytes ( DQP , DQP , DQP D B Write All Bytes Write All Bytes Truth Table for Read/Write [3, 8] Function (CY7C1363C) Read Read Write Byte A – and DQP ) A A Write Byte B – and DQP ) B B Write All Bytes ...

Page 12

... IEEE 1149.1 Serial Boundary Scan (JTAG) The CY7C1361C/CY7C1363C incorporates a serial boundary scan test access port (TAP) in the BGA package only. The TQFP package does not offer this functionality. This part operates in accordance with IEEE Standard 1149.1-1900, but doesn’t have the set of functions required for full 1149.1 compliance ...

Page 13

... SAMPLE / PRELOAD instruction. If this is an issue still possible to capture all other signals PRELOAD portion of and simply ignore the value of the CK and CK# captured in the boundary scan register. CY7C1361C CY7C1363C instructions. Unlike the SAMPLE/PRELOAD and t ). The SRAM clock input might not be CS ...

Page 14

... Do not use these instructions CYC TL t TMSS t TMSH t TDIS t TDIH DON’T CARE [9, 10] Over the Operating Range Parameter / ns CY7C1361C CY7C1363C TDOV t TDOX UNDEFINED Min. Max Page ...

Page 15

... OL GND < V < DDQ CY7C1361C CY7C1363C (256K x36) (512K x18) 000 000 01011 01011 000001 000001 100110 010110 00000110100 00000110100 1 1 CY7C1361C CY7C1363C ......................................... V 1.25V 50 TDO 20pF O (0°C < TA < +70° 3.3V ±0.165V unless DD Conditions Min 3.3V 2.4 DDQ V = 2.5V 2.0 DDQ V = 3.3V 2 ...

Page 16

... RESERVED 110 Do Not Use: This instruction is reserved for future use. BYPASS 111 Places the bypass register between TDI and TDO. This operation does not affect SRAM operations. Document #: 38-05541 Rev. *A PRELIMINARY CY7C1361C CY7C1363C Description Page ...

Page 17

... A 28 Internal Internal Internal 35 36 CY7C1361C CY7C1363C CY7C1363C (512K x 18) Signal Name BIT# BALL ID CLK BWE ADSC ADSP ADV 43 R3 ...

Page 18

... CY7C1361C CY7C1363C CY7C1363C (512K x 18) Signal Name BIT# BALL ID B6 CLK BWE ADSC ADSP ADV 43 R1 B10 ...

Page 19

... inputs static /2), undershoot: V (AC) > -2V (Pulse width less than t CYC IL (min.) within 200ms. During this time V < CY7C1361C CY7C1363C Ambient Temperature V DD 0°C to +70°C 3.3V – 5%/+10% 2.5V – 5% –40°C to +85°C Min. Max. 3.135 3.6 3.135 ...

Page 20

... SCOPE ( 1667Ω 2.5V OUTPUT =1538Ω INCLUDING JIG AND (b) SCOPE [20, 21] 133 MHz Min. Max. [16] 1 7.5 3.0 3.0 6.5 2.0 0 3.5 3.5 [17, 18, 19] 0 CY7C1361C CY7C1363C TQFP BGA fBGA Package Package Package TQFP BGA fBGA Package Package Package ...

Page 21

... V POWER is less than t and t is less than t to eliminate bus contention between SRAMs when sharing the same OELZ CHZ CLZ = 3.3V and is 1.25V when V = 2.5V. DDQ CY7C1361C CY7C1363C 117 MHz 100 MHz Min. Max. Min. Max. 3.5 3.5 1.5 1.5 1.5 1.5 1 ...

Page 22

... WEH t t ADVH ADVS t CDV t OELZ t OEHZ t DOH Q(A2) Q( DON’T CARE is HIGH and CE is LOW. When CE is HIGH CY7C1361C CY7C1363C ADV suspends burst Q( Q( Q(A2) Q( Burst wraps around to its initial state BURST READ UNDEFINED is HIGH LOW HIGH Deselect Cycle ...

Page 23

... Full width write can be initiated by either GW LOW HIGH, BWE LOW and BW Document #: 38-05541 Rev. *A PRELIMINARY ADSC extends burst WES WEH ADV suspends burst D(A2 BURST WRITE DON’T CARE UNDEFINED LOW. X CY7C1361C CY7C1363C t ADS t ADH A3 t WES t WEH t ADVS t ADVH D( D(A3 Extended BURST WRITE Page ...

Page 24

... Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 27. DQs are in high-Z when exiting ZZ sleep mode. Document #: 38-05541 Rev. *A PRELIMINARY WEH WES OELZ D(A3) t OEHZ t CDV Q(A4) Single WRITE DON’T CARE CY7C1361C CY7C1363C A5 D(A5) Q(A4+1) Q(A4+2) Q(A4+3) BURST READ Back-to-Back UNDEFINED A6 D(A6) WRITEs Page ...

Page 25

... Ordering Code 133 CY7C1361C-133AXC CY7C1363C-133AXC CY7C1361C-133AXI CY7C1363C-133AXI CY7C1361C-133AJXC CY7C1363C-133AJXC CY7C1361C-133AJXI CY7C1363C-133AJXI CY7C1361C-133BGC CY7C1363C-133BGC CY7C1361C-133BGI CY7C1363C-133BGI CY7C1361C-133BZC CY7C1363C-133BZC CY7C1361C-133BZI CY7C1363C-133BZI Document #: 38-05541 Rev. *A PRELIMINARY ZZI I DDZZ High-Z DON’T CARE Package Name Part and Package Type A101 100-lead Thin Quad Flat Pack ( 1.4 mm) ...

Page 26

... CY7C1361C-100AXC CY7C1363C-100AXC CY7C1361C-100AXI CY7C1363C-100AXI CY7C1361C-100AJXC CY7C1363C-100AJXC CY7C1361C-100AJXI CY7C1363C-100AJXI CY7C1361C-100BGC CY7C1363C-100BGC CY7C1361C-100BGI CY7C1363C-100BGI CY7C1361C-100BZC CY7C1363C-100BGC CY7C1361C-100BZI CY7C1363C-100BGI Shaded areas contain advance information. Please contact your local sales representative for availability of these parts.Lead-free BG and BZ packages (Ordering code:BGX,BZX) will be available in 2005. Document #: 38-05541 Rev. *A ...

Page 27

... GAUGE PLANE R 0.08 MIN. 0°-7° 0.20 MAX. 0.60±0.15 0.20 MIN. 1.00 REF. DETAIL Document #: 38-05541 Rev. *A PRELIMINARY DIMENSIONS ARE IN MILLIMETERS. 16.00±0.20 14.00±0. 0.30±0.08 0.65 TYP STAND-OFF 0.05 MIN. SEATING PLANE 0.15 MAX. A CY7C1361C CY7C1363C 1.40±0.05 12°±1° A SEE DETAIL (8X) 0.20 MAX. 1.60 MAX. 51-85050-*A Page ...

Page 28

... Package Diagrams (continued) Document #: 38-05541 Rev. *A PRELIMINARY 119-Lead PBGA ( 2.4 mm) BG119 CY7C1361C CY7C1363C 51-85115-*B Page ...

Page 29

... The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. PRELIMINARY 165 FBGA 1.40 mm BB165D CY7C1361C CY7C1363C 51-85180-** Page ...

Page 30

... Document History Page Document Title: CY7C1361C/CY7C1363C 9-Mbit (256K x 36/512K x 18) Flow-Through SRAM (Preliminary) Document Number: 38-05541 REV. ECN NO. Issue Date ** 241690 See ECN *A 278969 See ECN Document #: 38-05541 Rev. *A PRELIMINARY Orig. of Change RKF New data sheet RKF Changed Boundary Scan order to match the B rev of these devices. ...

Related keywords