PCM1604 BURR-BROWN [Burr-Brown Corporation], PCM1604 Datasheet - Page 12

no-image

PCM1604

Manufacturer Part Number
PCM1604
Description
24-Bit, 192kHz Sampling,6-Channel, Enhanced Multi-Level, Delta-Sigma DIGITAL-TO-ANALOG CONVERTER
Manufacturer
BURR-BROWN [Burr-Brown Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCM1604PT
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
PCM1604PTG4
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
PCM1604PTR
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
PCM1604PTRG4
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
PCM1604Y
Manufacturer:
BB
Quantity:
7
Part Number:
PCM1604Y
Manufacturer:
DSP
Quantity:
745
Part Number:
PCM1604Y
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
PCM1604Y
Manufacturer:
BB
Quantity:
20 000
Part Number:
PCM1604Y-2
Manufacturer:
BB
Quantity:
20 000
Part Number:
PCM1604Y/2K
Manufacturer:
TI/BB
Quantity:
2 000
Part Number:
PCM1604Y/2K
Manufacturer:
BB
Quantity:
20 000
FIGURE 2. Power-On Reset Timing.
AUDIO SERIAL INTERFACE
The audio serial interface for the PCM1604 is comprised
of a 5-wire synchronous serial port. It includes LRCK (pin
41), BCK (pin 40), DATA1 (pin 45), DATA2 (pin 46) and
DATA3 (pin 47). BCK is the serial audio bit clock, and is
used to clock the serial data present on DATA1, DATA2
and DATA3 into the audio interface’s serial shift registers.
Serial data is clocked into the PCM1604 on the rising edge
of BCK. LRCK is the serial audio left/right word clock. It
is used to latch serial data into the serial audio interface’s
internal registers.
Both LRCK and BCK must be synchronous to the system
clock. Ideally, it is recommended that LRCK and BCK be
derived from the system clock input or output, SCKI or
SCKO. The left/right clock, LRCK, is operated at the
sampling frequency (f
operated at 48 or 64 times the sampling frequency.
AUDIO DATA FORMATS AND TIMING
The PCM1604 supports industry-standard audio data for-
mats, including Standard, I
formats are shown in Figure 4. Data formats are selected
using the format bits, FMT[2:0], in Control Register 9. The
default data format is 24-bit Standard. All formats require
Binary Two’s Complement, MSB-first audio data. Figure
5 shows a detailed timing diagram for the serial audio
interface.
FIGURE 3. External Reset Timing.
®
NOTE: (1) t
PCM1604, PCM1605
S
Internal Reset
System Clock
). The bit clock, BCK, may be
RST
(SCKI)
V
2
= 20ns min.
CC
S, and Left-Justified. The data
Internal Reset
System Clock
= V
(SCKI)
DD
RST
2.4V
2.0V
1.6V
t
RST
(1)
1024 system clocks
12
1024 system clocks
Reset
DATA1, DATA2 and DATA3 each carry two audio channels,
designated as the Left and Right channels. The Left channel
data always precedes the Right channel data in the serial data
stream for all data formats. Table II shows the mapping of the
digital input data to the analog output pins.
TABLE II. Audio Input Data to Analog Output Mapping.
SERIAL CONTROL INTERFACE
The serial control interface is a 4-wire synchronous serial port
which operates asynchronously to the serial audio interface.
The serial control interface is utilized to program and read the
on-chip mode registers. The control interface includes MDO
(pin 33), MDI (pin 34), MC (pin 35), and ML (pin 36). MDO
is the serial data output, used to read back the values of the
mode registers; MDI is the serial data input, used to program
the mode registers; MC is the serial bit clock, used to shift
data in and out of the control port and ML is the control port
latch clock.
Reset
DATA INPUT
DATA1
DATA1
DATA2
DATA2
DATA3
DATA3
Reset Removal
CHANNEL
Right
Right
Right
Left
Left
Left
Reset Removal
ANALOG OUTPUT
V
V
V
V
V
V
OUT
OUT
OUT
OUT
OUT
OUT
1
2
3
4
5
6

Related parts for PCM1604