MC68HC912D60A MOTOROLA [Motorola, Inc], MC68HC912D60A Datasheet - Page 144

no-image

MC68HC912D60A

Manufacturer Part Number
MC68HC912D60A
Description
Microcontrollers
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
Clock Functions
Technical Data
144
EXTALi
Clock Monitor Fail
13-stage counter
(Clocked by XCLK)
Limp-Home
BCSP
SYSCLK
Figure 11-3. Clock Loss during Normal Operation
VCO clock at its minimum frequency, f
clock, allowing the MCU to continue operating.
The MCU is said to be operating in “limp-home” mode with the forced
VCO clock as the system clock. PLLON and BCSP (‘bus clock select
PLL’) signals are forced high and the MCS (‘module clock select’) signal
is forced low. The LHOME flag in the PLLFLG register is set to indicate
that the MCU is running in limp-home mode. A change of this flag sets
the limp-home interrupt flag, LHIF, and if enabled by the LHIE bit, the
limp-home mode interrupt is requested. The Clock Monitor is enabled
irrespective of CME and FCME bit settings. Module clocks to the RTI &
COP (XCLK), BDM (BCLK) and ECT & SCI (MCLK) are forced to be
PCLK (at f
select is unaffected.
The clock monitor is polled each time the 13-stage free running counter
reaches a count of 4096 XCLK cycles i.e. mid-count, hence the clock
status gets checked once every 8192 XCLK cycles. When the presence
of an external clock is detected, the MCU exits limp-home mode,
clearing the LHOME flag and setting the limp-home interrupt flag. Upon
leaving limp-home mode, BCSP and MCS signals are restored to their
Freescale Semiconductor, Inc.
For More Information On This Product,
0 --> 4096
A
VCOMIN
Go to: www.freescale.com
PLLCLK (Limp-Home)
Clock Functions
) and ECLK is also equal to f
0 --> 4096
B
VCOMIN
Restore PLLCLK or EXTALi
Restore BCSP
,
is provided as the system
MC68HC912D60A — Rev 3.0
VCOMIN
.
MSCAN clock
MOTOROLA

Related parts for MC68HC912D60A