M95512-W STMICROELECTRONICS [STMicroelectronics], M95512-W Datasheet - Page 18

no-image

M95512-W

Manufacturer Part Number
M95512-W
Description
512Kbit Serial SPI Bus EEPROM With High Speed Clock
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95512-WDW6P
Manufacturer:
ST
0
Part Number:
M95512-WDW6TP
Manufacturer:
MICRON
Quantity:
2 100
Part Number:
M95512-WDW6TP
Manufacturer:
STM
Quantity:
5
Part Number:
M95512-WDW6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95512-WDW6TP
0
Company:
Part Number:
M95512-WDW6TP
Quantity:
2 907
Company:
Part Number:
M95512-WDW6TP
Quantity:
2 907
Part Number:
M95512-WMN3P
Manufacturer:
ST
0
Part Number:
M95512-WMN3TP
Manufacturer:
ST
0
Part Number:
M95512-WMN3TP/AB
Manufacturer:
ST
0
Part Number:
M95512-WMN6TP
Manufacturer:
ST
Quantity:
7 600
Part Number:
M95512-WMN6TP
Manufacturer:
STMicroelectronics
Quantity:
28 855
Part Number:
M95512-WMN6TP
Manufacturer:
ST
Quantity:
220
Part Number:
M95512-WMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95512-WMN6TP
0
Part Number:
M95512-WMN6TPS
Manufacturer:
ST
Quantity:
20 000
M95512-W, M95512-R
Write to Memory Array (WRITE)
As shown in
the device, Chip Select (S) is first driven Low. The
bits of the instruction byte, address byte, and at
least one data byte are then shifted in, on Serial
Data Input (D).
The instruction is terminated by driving Chip Se-
lect (S) High at a byte boundary of the input data.
In the case of
eighth bit of the data byte has been latched in, in-
dicating that the instruction is being used to write
a single byte. The self-timed Write cycle starts,
and continues for a period t
ble
(WIP) bit is reset to 0.
If, though, Chip Select (S) continues to be driven
Low, as shown in
data is shifted in, so that more than a single byte,
starting from the given address towards the end of
the same page, can be written in a single internal
Write cycle.
Figure 13. Byte Write (WRITE) Sequence
18/31
15.), at the end of which the Write in Progress
S
C
D
Q
Figure
Figure
Figure
13., to send this instruction to
0
13., this occurs after the
14., the next byte of input
1
High Impedance
WC
2
Instruction
3
(as specified in
4
5
6
7
15
8
Ta-
14 13
9 10
16-Bit Address
Each time a new data byte is shifted in, the least
significant bits of the internal address counter are
incremented. If the number of data bytes sent to
the device exceeds the page boundary, the inter-
nal address counter rolls over to the beginning of
the page, and the previous data there are overwrit-
ten with the incoming data. (The page size of
these devices is 128 bytes).
The instruction is not accepted, and is not execut-
ed, under the following conditions:
3
20 21 22 23 24 25 26 27
if the Write Enable Latch (WEL) bit has not
been set to 1 (by executing a Write Enable
instruction just before)
if a Write cycle is already in progress
if the device has not been deselected, by Chip
Select (S) being driven High, at a byte
boundary (after the eighth bit, b0, of the last
data byte that has been latched in)
if the addressed page is in the region
protected by the Block Protect (BP1 and BP0)
bits.
2
1
0
7
6
5
Data Byte
4
3
28 29 30
2
1
0
31
AI01795D

Related parts for M95512-W