AM79C978 Advanced Micro Devices, AM79C978 Datasheet - Page 26

no-image

AM79C978

Manufacturer Part Number
AM79C978
Description
Single-Chip 1/10 Mbps PCI Home Networking Controller
Manufacturer
Advanced Micro Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AM79C978AKC
Manufacturer:
AMD
Quantity:
15
Part Number:
AM79C978AKC
Manufacturer:
AMD
Quantity:
8 000
Part Number:
AM79C978AKC/W
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AM79C978AKCW
Manufacturer:
AMD
Quantity:
6 605
PIN DESCRIPTIONS
PCI Interface
AD[31:0]
Address and Data
Address and data are multiplexed on the same bus in-
terface pins. During the first clock of a transaction,
AD[31:0] contain a physical address (32 bits). During
the subsequent clocks, AD[31:0] contain data. Byte or-
dering is little endian by default. AD[7:0] are defined as
the least significant byte (LSB) and AD[31:24] are de-
fined as the most significant byte (MSB). For FIFO data
transfers, the Am79C978 controller can be pro-
grammed for big endian byte ordering. See CSR3, bit 2
(BSWP) for more details.
During the address phase of the transaction, when the
Am79C978 controller is a bus master, AD[31:2] will ad-
d r e s s t h e a c t i v e D o u bl e Wo r d ( D Wo r d ) . T h e
Am79C978 controller always drives AD[1:0] to ’00’ dur-
ing the address phase indicating linear burst order.
When the Am79C978 controller is not a bus master, the
AD[31:0] lines are continuously monitored to determine
if an address match exists for slave transfers.
During the data phase of the transaction, AD[31:0] are
driven by the Am79C978 controller when performing
bus master write and slave read operations. Data on
AD[31:0] is latched by the Am79C978 controller when
performing bus master read and slave write operations.
When RST is active, AD[31:0] are inputs for NAND tree
testing.
C/BE[3:0]
Bus Command and Byte Enables
Bus command and byte enables are multiplexed on the
same bus interface pins. During the address phase of
the transaction, C/BE[3:0] define the bus command.
During the data phase, C/BE[3:0] are used as byte en-
ables. The byte enables define which physical byte
lanes carry meaningful data. C/BE0 applies to byte 0
(AD[7:0]) and C/BE3 applies to byte 3 (AD[31:24]). The
function of the byte enables is independent of the byte
ordering mode (BSWP, CSR3, bit 2).
When RST is active, C/BE[3:0] are inputs for NAND
tree testing.
PCI_CLK
Clock
This clock is used to drive the system bus interface and
the internal buffer management unit. All bus signals are
sampled on the rising edge of PCI_CLK and all param-
eters are defined with respect to this edge. The
Am79C978 controller normally operates over a fre-
quency range of 10 to 33 MHz on the PCI bus due to
networking demands. The Am79C978 controller will
26
Input/Output
Input/Output
Input
Am79C978
support a clock frequency of 0 MHz after certain pre-
cautions are taken to ensure data integrity. This clock
or a derivation is not used to drive any network func-
tions.
When RST is active, PCI_CLK is an input for NAND
tree testing.
DEVSEL
Device Select
The Am79C978 controller drives DEVSEL LOW when
it detects a transaction that selects the device as a tar-
get. The device samples DEVSEL to detect if a target
claims a transaction that the Am79C978 controller has
initiated.
When RST is active, DEVSEL is an input for NAND tree
testing.
FRAME
Cycle Frame
FRAME is driven by the Am79C978 controller when it
is the bus master to indicate the beginning and duration
of a transaction. FRAME is asserted to indicate a bus
transaction is beginning. FRAME is asserted while data
transfers continue. FRAME is deasserted before the
final data phase of a transaction. When the Am79C978
controller is in slave mode, it samples FRAME to deter-
mine the address phase of a transaction.
When RST is active, FRAME is an input for NAND tree
testing.
GNT
Bus Grant
This signal indicates that the access to the bus has
been granted to the Am79C978 controller.
The Am79C978 controller supports bus parking. When
the PCI bus is idle and the system arbiter asserts GNT
without an active REQ from the Am79C978 controller,
the device will drive the AD[31:0], C/BE[3:0], and PAR
lines.
When RST is active, GNT is an input for NAND tree
testing.
IDSEL
Initialization Device Select
Input
This signal is used as a chip select for the Am79C978
controller during configuration read and write transac-
tions.
When RST is active, IDSEL is an input for NAND tree
testing.
Input/Output
Input/Output
Input

Related parts for AM79C978