AM29DL800B AMD [Advanced Micro Devices], AM29DL800B Datasheet - Page 9

no-image

AM29DL800B

Manufacturer Part Number
AM29DL800B
Description
8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
Manufacturer
AMD [Advanced Micro Devices]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AM29DL800BB-120WBF
Manufacturer:
SPANSION
Quantity:
335
Part Number:
AM29DL800BB-70EI
Manufacturer:
AMD
Quantity:
20 000
Company:
Part Number:
AM29DL800BB-70FC
Quantity:
54
Part Number:
AM29DL800BB-90EC
Manufacturer:
AMD
Quantity:
810
Part Number:
AM29DL800BB-90EE
Manufacturer:
MXIC
Quantity:
20 000
Part Number:
AM29DL800BB-90EF
Manufacturer:
LT
Quantity:
92
Part Number:
AM29DL800BB-90EFT
Manufacturer:
INTEL
Quantity:
3
Part Number:
AM29DL800BT-1200EI
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AM29DL800BT-120EC
Manufacturer:
AMD
Quantity:
20 000
sectors of memory), the system must drive WE# and
CE# to V
For program operations, the BYTE# pin determines whether
the device accepts program data in bytes or words. Refer to
“Word/Byte Configuration” for more information.
The device features an Unlock Bypass mode to facili-
tate faster programming. Once a bank enters the Unlock
Bypass mode, only two write cycles are required to pro-
gram a word or byte, instead of four. The “Byte/Word
Program Command Sequence” section has details on
programming data to the device using both standard and
Unlock Bypass command sequences.
An erase operation can erase one sector, multiple sec-
tors, or the entire device. Tables 2 and 3 indicate the
address space that each sector occupies. The device
address space is divided into two banks: Bank 1 con-
tains the boot/parameter sectors, and Bank 2 contains
the larger, code sectors of uniform size. A “bank ad-
dress” is the address bits required to uniquely select a
bank. Similarly, a “sector address” is the address bits
required to uniquely select a sector.
If the system writes the autoselect command se-
quence, the device enters the autoselect mode. The
system can then read autoselect codes from the inter-
nal register (which is separate from the memory array)
on DQ7–DQ0. Standard read cycle timings apply in this
mode. Refer to the Autoselect Mode and Autoselect
Command Sequence sections for more information.
I
tive current specification for the write mode. The AC
Characteristics section contains timing specification ta-
bles and timing diagrams for write operations.
Simultaneous Read/Write Operations with
Zero Latency
This device is capable of reading data from one bank of
memory while programming or erasing in the other
bank of memory. An erase operation may also be sus-
pended to read from or program to another location
CC2
in the DC Characteristics table represents the ac-
IL
, and OE# to V
IH
.
P R E L I M I N A R Y
Am29DL800B
within the same bank (except the sector being erased).
Figure 19 shows how read and write cycles may be in-
itiated for simultaneous operation with zero latency.
I
the current specifications for read-while-program and
read-while-erase, respectively.
Standby Mode
When the system is not reading or writing to the device,
it can place the device in the standby mode. In this
mode, current consumption is greatly reduced, and the
outputs are placed in the high impedance state, inde-
pendent of the OE# input.
The device enters the CMOS standby mode when the
CE# and RESET# pins are both held at V
(Note that this is a more restricted voltage range than
V
V
the standby current will be greater. The device requires
standard access time (t
device is in either of these standby modes, before it is
ready to read data.
If the device is deselected during erasure or program-
ming, the device draws active current until the
operation is completed.
I
standby current specification.
Automatic Sleep Mode
The automatic sleep mode minimizes Flash device
energy consumption. The device automatically enables
this mode when addresses remain stable for t
ns. The automatic sleep mode is independent of the
CE#, WE#, and OE# control signals. Standard address
access timings provide new data when addresses are
changed. While in sleep mode, output data is latched
and always available to the system. I
Characteristics table represents the automatic sleep
mode current specification.
CC6
CC3
IH
CC
.) If CE# and RESET# are held at V
and I
in the DC Characteristics table represents the
0.3 V, the device will be in the standby mode, but
CC7
in the DC Characteristics table represent
CE
) for read access when the
IH
CC4
, but not within
CC
in the DC
ACC
0.3 V.
+ 30
9

Related parts for AM29DL800B