ZL50063GAC ZARLINK [Zarlink Semiconductor Inc], ZL50063GAC Datasheet - Page 17

no-image

ZL50063GAC

Manufacturer Part Number
ZL50063GAC
Description
16K-Channel Digital Switch with High Jitter Tolerance, Single Rate (32Mbps), and 32 Inputs and 32 Output
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet
2.1.6.2
Operation of stream data in Connection Mode or Message Mode is determined by the state of the BMM bit of the
Backplane Connection Memory and the channel high impedance state is controlled by the BE bit of the Backplane
Connection Memory. The data source (i.e. from the Local or Backplane Data Memory) is determined by the BSRC
bit of the Backplane Connection Memory. Refer to Section 8.2, Backplane Connection Memory and Section 11.4,
Backplane Connection Memory Bit Definition for more details.
2.2
The input frame pulse (FP8i) is an 8kHz input signal active for 122ns or 244ns at the frame boundary. The FPW bit
in the Control Register must be set according to the applied pulse width. See Pin Description and Table 11, “Control
Register Bits” on page 32, for details.
The active state and timing of FP8i can conform either to the ST-BUS or to the GCI-Bus as shown in Figure 6,
ST-BUS and GCI-Bus Input Timing Diagram. The ZL50063 device will automatically detect whether an ST-BUS or a
GCI-Bus style frame pulse is being used for the master frame pulse (FP8i). The output frame pulses (FP8o and
FP16o) are always of the same style (ST-BUS or GCI-Bus) as the input frame pulse. The active edge of the input
clock (C8i) shall be selected by the state of the Control Register bit C8IPOL.
Note that the active edge of ST-BUS is falling edge, which is the default mode of the device, while GCI-Bus uses
rising edge as the active edge. Although GCI frame pulse will be automatically detected, to fully conform to
GCI-Bus operation, the device should be set to use C8i rising edge as the active edge (by setting bit C8IPOL HIGH)
when GCI-Bus is used.
For the purposes of describing the device operation, the remaining part of this document assumes the ST-BUS
frame pulse format with a single width frame pulse of 122ns and a falling active clock-edge, unless explicitly stated
otherwise.
In addition, the device provides FP8o, FP16o, C8o and C16o outputs to support external devices which connect to
the output ports. The generated frame pulses (FP8o, FP16o) will be provided in the same format as the master
frame pulse (FP8i). The polarity of C8o and C16o, at the frame boundary, can be controlled by the Control Register
bit, COPOL. An analog phase lock loop (APLL) is used to multiply the input clock frequency on C8i to generate an
internal clock signal operating at 131.072MHz.
(32Mbps) GCI-Bus
(32Mbps) ST-BUS
FP8i (GCI-Bus)
FP8i (ST-BUS)
Frame Pulse Input and Master Input Clock Timing
BSTi/LSTi0-15
BSTi/LSTi0-15
C8i (GCI-Bus)
C8i (ST-BUS)
(8.192MHz)
(8.192MHz)
Backplane Output Port
(8kHz)
(8kHz)
3
4
2
5
1 0
6 7
7
0
Figure 6 - ST-BUS and GCI-Bus Input Timing Diagram
6
1
5
2
Channel 0
Channel 0
4
3
3
4
2
5
Channel 0
1 0
6 7
7
0
Zarlink Semiconductor Inc.
6
1
Channel 1
5
Channel 1
2
ZL50063
4
3
3
4
2
5
17
1 0
6 7
6
1
5
2
Channel 510
Channel 510
4
3
3
4
2
5
Channel 255
1 0
6 7
7
0
6
1
Channel 511
5
Channel 511
2
4
3
3
4
2
5
1 0
6 7
Data Sheet
7 6
0 1

Related parts for ZL50063GAC