PALCE16V8H-7SI Lattice Semiconductor Corp., PALCE16V8H-7SI Datasheet - Page 29

no-image

PALCE16V8H-7SI

Manufacturer Part Number
PALCE16V8H-7SI
Description
Ee Cmos Zero-power 20-pin Universal Programmable Array Logic
Manufacturer
Lattice Semiconductor Corp.
Datasheet
INPUT/OUTPUT EQUIVALENT SCHEMATICS FOR PALCE16V8Z
POWER-UP RESET
The PALCE16V8 has been designed with the capability to reset during system power-up.
Following power-up, all flip-flops will be reset to LOW. The output state will be HIGH
independent of the logic polarity. This feature provides extra flexibility to the designer and is
especially valuable in simplifying state machine initialization. A timing diagram and parameter
table are shown below. Due to the synchronous operation of the power-up reset and the wide
range of ways V
power-up reset. These conditions are:
t
t
t
PR
S
WL
Parameter Symbol
The V
Following reset, the clock input must not be driven from LOW to HIGH until all applicable input
and feedback setup times are met.
CC
rise must be monotonic.
CC
Power-Up Reset Time
Input or Feedback Setup Time
Clock Width LOW
Protection
Clamping
can rise to its steady state, two conditions are required to ensure a valid
ESD
and
Transition
Detection
Parameter Descriptions
Input
PALCE16V8 and PALCE16V8Z Families
Programming
Pins Only
Provides ESD
Protection and
Clamping
V
CC
Typical Output
Typical Input
V
Programming
CC
Detection
Circuitry
Preload
Voltage
Feedback
Input
Min
Overshoot
Positive
Filter
Transition
Detection
Input
See Switching Characteristics
Max
1000
Programming
Circuitry
Unit
ns
16493E-11
29

Related parts for PALCE16V8H-7SI