SST25LF020A-33-4E-SA Microchip Technology, SST25LF020A-33-4E-SA Datasheet - Page 4

no-image

SST25LF020A-33-4E-SA

Manufacturer Part Number
SST25LF020A-33-4E-SA
Description
Flash 2 Mbit 33MHz
Manufacturer
Microchip Technology
Datasheet

Specifications of SST25LF020A-33-4E-SA

Product Category
Flash
Memory Size
2 Mbit
Interface Type
SPI
Access Time
33 ns
Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
SOIC-8
Data Sheet
PRODUCT IDENTIFICATION
TABLE 2: Product Identification
MEMORY ORGANIZATION
The SST25LF020A SuperFlash memory array is orga-
nized in 4 KByte sectors with 32 KByte overlay blocks.
©2010 Silicon Storage Technology, Inc.
Manufacturer’s ID
Device ID
FIGURE 3: SPI Protocol
SST25LF020A
SCK
CE#
SO
SI
MODE 3
MODE 0
Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1Bit 0
MSB
HIGH IMPEDANCE
Address
00000H
00001H
Data
BFH
43H
T2.0 1242
4
Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
MSB
DEVICE OPERATION
The SST25LF020A is accessed through the SPI (Serial
Peripheral Interface) bus compatible protocol. The SPI bus
consist of four control lines; Chip Enable (CE#) is used to
select the device, and data is accessed through the Serial
Data Input (SI), Serial Data Output (SO), and Serial Clock
(SCK).
The SST25LF020A supports both Mode 0 (0,0) and Mode
3 (1,1) of SPI bus operations. The difference between the
two modes, as shown in Figure 3, is the state of the SCK
signal when the bus master is in Stand-by mode and no
data is being transferred. The SCK signal is low for Mode 0
and SCK signal is high for Mode 3. For both modes, the
Serial Data In (SI) is sampled at the rising edge of the SCK
clock signal and the Serial Data Output (SO) is driven after
the falling edge of the SCK clock signal.
DON'T CARE
2 Mbit SPI Serial Flash
MODE 3
MODE 0
SST25LF020A
S71242-07-000
1242 F02.0
01/10

Related parts for SST25LF020A-33-4E-SA