SST25LF020A-33-4E-SA Microchip Technology, SST25LF020A-33-4E-SA Datasheet - Page 5

no-image

SST25LF020A-33-4E-SA

Manufacturer Part Number
SST25LF020A-33-4E-SA
Description
Flash 2 Mbit 33MHz
Manufacturer
Microchip Technology
Datasheet

Specifications of SST25LF020A-33-4E-SA

Product Category
Flash
Memory Size
2 Mbit
Interface Type
SPI
Access Time
33 ns
Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
SOIC-8
2 Mbit SPI Serial Flash
SST25LF020A
Hold Operation
HOLD# pin is used to pause a serial sequence underway
with the SPI flash memory without resetting the clocking
sequence. To activate the HOLD# mode, CE# must be in
active low state. The HOLD# mode begins when the SCK
active low state coincides with the falling edge of the
HOLD# signal. The HOLD mode ends when the HOLD#
signal’s rising edge coincides with the SCK active low state.
If the falling edge of the HOLD# signal does not coincide
with the SCK active low state, then the device enters Hold
mode when the SCK next reaches the active low state.
Similarly, if the rising edge of the HOLD# signal does not
Write Protection
SST25LF020A provides software Write protection. The
Write Protect pin (WP#) enables or disables the lock-down
function of the status register. The Block-Protection bits
(BP1, BP0, and BPL) in the status register provide Write
protection to the memory array and the status register. See
Table 5 for Block-Protection description.
Write Protect Pin (WP#)
The Write Protect (WP#) pin enables the lock-down func-
tion of the BPL bit (bit 7) in the status register. When WP#
is driven low, the execution of the Write-Status-Register
(WRSR) instruction is determined by the value of the BPL
bit (see Table 3). When WP# is high, the lock-down func-
tion of the BPL bit is disabled.
©2010 Silicon Storage Technology, Inc.
HOLD#
FIGURE 4: Hold Condition Waveform
SCK
Active
Hold
5
coincide with the SCK active low state, then the device
exits in Hold mode when the SCK next reaches the active
low state. See Figure 4 for Hold Condition waveform.
Once the device enters Hold mode, SO will be in high-
impedance state while SI and SCK can be V
If CE# is driven active high during a Hold condition, it resets
the internal logic of the device. As long as HOLD# signal is
low, the memory remains in the Hold condition. To resume
communication with the device, HOLD# must be driven
active high, and CE# must be driven active low. See Figure
19 for Hold timing.
TABLE 3: Conditions to execute Write-Status-
WP#
H
L
L
Active
Register (WRSR) Instruction
BPL
X
1
0
Hold
Execute WRSR Instruction
Not Allowed
Allowed
Allowed
S71242-07-000
Active
IL
Data Sheet
or V
1242 F03.0
IH
T3.0 1242
.
01/10

Related parts for SST25LF020A-33-4E-SA