M95080-MN6TP STMicroelectronics, M95080-MN6TP Datasheet - Page 10

IC EEPROM 8KBIT 10MHZ 8SOIC

M95080-MN6TP

Manufacturer Part Number
M95080-MN6TP
Description
IC EEPROM 8KBIT 10MHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95080-MN6TP

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
8K (1K x 8)
Speed
10MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95080-MN6TP
Manufacturer:
ST
0
Part Number:
M95080-MN6TP/S
Manufacturer:
ST
0
Part Number:
M95080-MN6TP/S
Manufacturer:
ST
Quantity:
20 000
Connecting to the SPI bus
3
10/50
Connecting to the SPI bus
These devices are fully compatible with the SPI protocol.
All instructions, addresses and input data bytes are shifted in to the device, most significant
bit first. The Serial Data input (D) is sampled on the first rising edge of the Serial Clock (C)
after Chip Select (S) goes low.
All output data bytes are shifted out of the device, most significant bit first. The Serial Data
output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such
as the Read from Memory Array and Read Status Register instructions) have been clocked
into the device.
Figure 4.
selected at a time, so only one device drives the Serial Data output (Q) line at a time, all the
others being high impedance.
Figure 4.
1. The Write Protect (W) and Hold (HOLD) signals should be driven, high or low as appropriate.
Figure 4
Only one memory device is selected at a time, so only one memory device drives the Serial
Data output (Q) line at a time, the other memory devices are high impedance.
The pull-up resistor R (represented in
Bus Master leaves the S line in the high impedance state.
In applications where the Bus Master may be in a state where all input/output SPI buses are
high impedance at the same time (for example, if the Bus Master is reset during the
transmission of an instruction), the clock line (C) must be connected to an external pull-
down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low
(while the S line is pulled high): this ensures that S and C do not become high at the same
time, and so, that the t
SPI Interface with
(CPOL, CPHA) =
CS3
(0, 0) or (1, 1)
SPI Bus Master
CS2 CS1
shows an example of three memory devices connected to an MCU, on an SPI bus.
shows three devices, connected to an MCU, on an SPI bus. Only one device is
Bus master and memory devices on the SPI bus
SDO
SDI
SCK
R
SHCH
R
requirement is met. The typical value of R is 100 k.
C Q D
S
Doc ID 8028 Rev 10
SPI Memory
Device
W
Figure
V
CC
HOLD
V
R
4) ensures that a device is not selected if the
SS
C Q D
S
SPI Memory
Device
W
V
HOLD
CC
V
R
SS
M95160-x, M95080-x
C Q D
S
SPI Memory
Device
W
V
CC
HOLD
AI12836b
V
SS
V
V
CC
SS

Related parts for M95080-MN6TP