MT18VDDF12872HG-40BF1 Micron Technology Inc, MT18VDDF12872HG-40BF1 Datasheet - Page 21

MODULE DDR SDRAM 1GB 200-SODIMM

MT18VDDF12872HG-40BF1

Manufacturer Part Number
MT18VDDF12872HG-40BF1
Description
MODULE DDR SDRAM 1GB 200-SODIMM
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT18VDDF12872HG-40BF1

Memory Type
DDR SDRAM
Memory Size
1GB
Speed
400MT/s
Package / Case
200-SODIMM
Main Category
DRAM Module
Sub-category
DDR SDRAM
Module Type
200SODIMM
Device Core Size
72b
Organization
128Mx72
Total Density
1GByte
Chip Density
512Mb
Access Time (max)
700ps
Maximum Clock Rate
400MHz
Operating Supply Voltage (typ)
2.6V
Operating Current
1.8A
Number Of Elements
18
Operating Supply Voltage (max)
2.7V
Operating Supply Voltage (min)
2.5V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Pin Count
200
Mounting
Socket
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
SPD Clock and Data Conventions
SCL LOW. SDA state changes during SCL HIGH are
reserved for indicating start and stop conditions (as
shown in Figure 11, Data Validity, and Figure 12, Defi-
nition of Start and Stop).
SPD Start Condition
which is a HIGH-to-LOW transition of SDA when SCL
is HIGH. The SPD device continuously monitors the
SDA and SCL lines for the start condition and will not
respond to any command until this condition has been
met.
SPD Stop Condition
tion, which is a LOW-to-HIGH transition of SDA when
SCL is HIGH. The stop condition is also used to place
the SPD device into standby power mode.
pdf: 09005aef80e4880c, source: 09005aef80e487d7
DDAF18C128x72HG.fm - Rev. A 10/04 EN
SDA
SCL from Master
Data Output
from Transmitter
Data Output
from Receiver
SCL
Data states on the SDA line can change only during
All commands are preceded by the start condition,
All communications are terminated by a stop condi-
Figure 11: Data Validity
DATA STABLE
Figure 13: Acknowledge Response From Receiver
DATA
CHANGE
DATA STABLE
21
SPD Acknowledge
cate successful data transfers. The transmitting device,
either master or slave, will release the bus after trans-
mitting eight bits. During the ninth clock cycle, the
receiver will pull the SDA line LOW to acknowledge
that it received the eight bits of data (as shwon in Fig-
ure 13, Acknowledge Response From Receiver).
acknowledge after recognition of a start condition and
its slave address. If both the device and a WRITE oper-
ation have been selected, the SPD device will respond
with an acknowledge after the receipt of each subse-
quent eight-bit word. In the read mode the SPD device
will transmit eight bits of data, release the SDA line and
monitor the line for an acknowledge. If an acknowl-
edge is detected and no stop condition is generated by
the master, the slave will continue to transmit data. If
an acknowledge is not detected, the slave will termi-
nate further data transmissions and await the stop
condition to return to standby power mode.
Figure 12: Definition of Start and Stop
SDA
SCL
Acknowledge is a software convention used to indi-
The SPD device will always respond with an
Micron Technology, Inc., reserves the right to change products or specifications without notice.
START
BIT
1GB (x72, ECC, DR) PC3200
200-PIN DDR SODIMM
8
Acknowledge
©2004 Micron Technology, Inc.
9
STOP
BIT

Related parts for MT18VDDF12872HG-40BF1