MT4LSDT864HG-133G2 Micron Technology Inc, MT4LSDT864HG-133G2 Datasheet - Page 17

MODULE SDRAM 64MB 144SODIMM

MT4LSDT864HG-133G2

Manufacturer Part Number
MT4LSDT864HG-133G2
Description
MODULE SDRAM 64MB 144SODIMM
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT4LSDT864HG-133G2

Memory Type
SDRAM
Memory Size
64MB
Speed
133MHz
Package / Case
144-SODIMM
Main Category
DRAM Module
Sub-category
SDRAM
Module Type
144SODIMM
Device Core Size
64b
Organization
8Mx64
Total Density
64MByte
Chip Density
128Mb
Access Time (max)
6/5.4ns
Maximum Clock Rate
133MHz
Operating Supply Voltage (typ)
3.3V
Operating Current
600mA
Number Of Elements
4
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Operating Temp Range
0C to 65C
Operating Temperature Classification
Commercial
Pin Count
144
Mounting
Socket
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
SPD Clock and Data Conventions
SCL LOW. SDA state changes during SCL HIGH are
reserved for indicating start and stop conditions (Fig-
ure 6, Data Validity, and Figure 7, Definition of Start
and Stop).
SPD Start Condition
which is a HIGH-to-LOW transition of SDA when SCL
is HIGH. The SPD device continuously monitors the
SDA and SCL lines for the start condition and will not
respond to any command until this condition has been
met.
SPD Stop Condition
tion, which is a LOW-to-HIGH transition of SDA when
SCL is HIGH. The stop condition is also used to place
the SPD device into standby power mode.
SCL from Master
Data Output
from Transmitter
Data Output
from Receiver
09005aef80748a77
SD4C4_8_16X64HG.fm - Rev. C 6/04 EN
SDA
SCL
Data states on the SDA line can change only during
All commands are preceded by the start condition,
All communications are terminated by a stop condi-
Figure 6: Data Validity
DATA STABLE
Figure 8: Acknowledge Response From Receiver
DATA
CHANGE
DATA STABLE
17
SPD Acknowledge
cate successful data transfers. The transmitting device,
either master or slave, will release the bus after trans-
mitting eight bits. During the ninth clock cycle, the
receiver will pull the SDA line LOW to acknowledge
that it received the eight bits of data (Figure 8,
Acknowledge Response From Receiver).
acknowledge after recognition of a start condition and
its slave address. If both the device and a WRITE oper-
ation have been selected, the SPD device will respond
with an acknowledge after the receipt of each subse-
quent eight-bit word. In the read mode the SPD device
will transmit eight bits of data, release the SDA line and
monitor the line for an acknowledge. If an acknowl-
edge is detected and no stop condition is generated by
the master, the slave will continue to transmit data. If
an acknowledge is not detected, the slave will termi-
nate further data transmissions and await the stop
condition to return to standby power mode.
SDA
SCL
Figure 7: Definition of Start and Stop
Acknowledge is a software convention used to indi-
The SPD device will always respond with an
32MB, 64MB, 128MB (x64, SR)
Micron Technology, Inc., reserves the right to change products or specifications without notice.
START
BIT
144-PIN SDRAM SODIMM
8
©2004 Micron Technology, Inc. All rights reserved.
Acknowledge
9
STOP
BIT

Related parts for MT4LSDT864HG-133G2