PIC18F2510-I/SP Microchip Technology, PIC18F2510-I/SP Datasheet - Page 372

IC MCU FLASH 16KX16 28-DIP

PIC18F2510-I/SP

Manufacturer Part Number
PIC18F2510-I/SP
Description
IC MCU FLASH 16KX16 28-DIP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F2510-I/SP

Core Size
8-Bit
Program Memory Size
32KB (16K x 16)
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Core Processor
PIC
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Number Of I /o
25
Program Memory Type
FLASH
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-DIP (0.300", 7.62mm)
Controller Family/series
PIC18
No. Of I/o's
25
Ram Memory Size
1.5KB
Cpu Speed
40MHz
No. Of Timers
4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DVA18XP280 - DEVICE ADAPTER 18F2220 PDIP 28LD
Eeprom Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F2510-I/SP
Manufacturer:
TM
Quantity:
50 000
PIC18F2X1X/4X1X
SS .................................................................................... 151
SSPOV ............................................................................. 181
SSPOV Status Flag .......................................................... 181
SSPSTAT Register
Stack Full/Underflow Resets .............................................. 56
SUBFSR ........................................................................... 303
SUBFWB .......................................................................... 292
SUBLW ............................................................................ 293
SUBULNK ........................................................................ 303
SUBWF ............................................................................ 293
SUBWFB .......................................................................... 294
SWAPF ............................................................................ 294
T
Table Pointer Operations (table) ........................................ 76
Table Reads/Table Writes .................................................. 56
TBLRD ............................................................................. 295
TBLWT ............................................................................. 296
Time-out in Various Situations (table) ................................ 45
Timer0 .............................................................................. 113
Timer1 .............................................................................. 117
Timer2 .............................................................................. 123
Timer3 .............................................................................. 125
DS39636C-page 370
Serial Data Out ........................................................ 151
Slave Mode .............................................................. 157
Slave Select ............................................................. 151
Slave Select Synchronization .................................. 157
SPI Clock ................................................................. 156
Typical Connection .................................................. 155
R/W Bit ............................................................. 164, 165
16-Bit Mode Timer Reads and Writes ...................... 114
Associated Registers ............................................... 115
Clock Source Edge Select (T0SE Bit) ...................... 114
Clock Source Select (T0CS Bit) ............................... 114
Operation ................................................................. 114
Overflow Interrupt .................................................... 115
Prescaler .................................................................. 115
Prescaler. See Prescaler, Timer0.
16-Bit Read/Write Mode ........................................... 119
Associated Registers ............................................... 121
Interrupt .................................................................... 120
Operation ................................................................. 118
Oscillator .......................................................... 117, 119
Oscillator Layout Considerations ............................. 120
Overflow Interrupt .................................................... 117
Resetting, Using the CCP
Special Event Trigger (ECCP) ................................. 138
TMR1H Register ...................................................... 117
TMR1L Register ....................................................... 117
Use as a Real-Time Clock ....................................... 120
Associated Registers ............................................... 124
Interrupt .................................................................... 124
Operation ................................................................. 123
Output ...................................................................... 124
PR2 Register .................................................... 134, 139
TMR2 to PR2 Match Interrupt .......................... 134, 139
16-Bit Read/Write Mode ........................................... 127
Associated Registers ............................................... 127
Operation ................................................................. 126
Oscillator .......................................................... 125, 127
Overflow Interrupt ............................................ 125, 127
Special Event Trigger (CCP) .................................... 127
TMR3H Register ...................................................... 125
TMR3L Register ....................................................... 125
Special Event Trigger ....................................... 120
Preliminary
Timing Diagrams
A/D Conversion ........................................................ 348
Acknowledge Sequence .......................................... 184
Asynchronous Reception ......................................... 203
Asynchronous Transmission .................................... 201
Asynchronous Transmission (Back to Back) ........... 201
Automatic Baud Rate Calculation ............................ 199
Auto-Wake-up Bit (WUE) During
Auto-Wake-up Bit (WUE) During Sleep ................... 204
Baud Rate Generator with Clock Arbitration ............ 178
BRG Overflow Sequence ......................................... 199
BRG Reset Due to SDA Arbitration
Brown-out Reset (BOR) ........................................... 334
Bus Collision During a Repeated Start
Bus Collision During a Repeated Start
Bus Collision During a Start
Bus Collision During a Start
Bus Collision During a Stop
Bus Collision During a Stop
Bus Collision for Transmit and Acknowledge .......... 185
Capture/Compare/PWM (CCP) ............................... 336
CLKO and I/O .......................................................... 333
Clock Synchronization ............................................. 171
Clock/Instruction Cycle .............................................. 57
Example SPI Master Mode (CKE = 0) ..................... 338
Example SPI Master Mode (CKE = 1) ..................... 339
Example SPI Slave Mode (CKE = 0) ....................... 340
Example SPI Slave Mode (CKE = 1) ....................... 341
External Clock (All Modes except PLL) ................... 331
Fail-Safe Clock Monitor ........................................... 250
First Start Bit Timing ................................................ 179
Full-Bridge PWM Output .......................................... 143
Half-Bridge PWM Output ......................................... 142
High/Low-Voltage Detect Characteristics ................ 328
High-Voltage Detect (VDIRMAG = 1) ...................... 234
I
I
I
I
I
I
I
I
I
I
I
I
Low-Voltage Detect (VDIRMAG = 0) ....................... 233
Master SSP I
Master SSP I
Parallel Slave Port
Parallel Slave Port (PSP) Read ............................... 111
Parallel Slave Port (PSP) Write ............................... 111
2
2
2
2
2
2
2
2
2
2
2
2
C Bus Data ............................................................ 342
C Bus Start/Stop Bits ............................................ 342
C Master Mode (7 or 10-Bit Transmission) ........... 182
C Master Mode (7-Bit Reception) .......................... 183
C Slave Mode (10-Bit Reception, SEN = 0) .......... 168
C Slave Mode (10-Bit Reception, SEN = 1) .......... 173
C Slave Mode (10-Bit Transmission) .................... 169
C Slave Mode (7-Bit Reception, SEN = 0) ............ 166
C Slave Mode (7-Bit Reception, SEN = 1) ............ 172
C Slave Mode (7-Bit Transmission) ...................... 167
C Slave Mode General Call Address
C Stop Condition Receive or
Normal Operation ............................................ 204
During Start Condition ..................................... 187
Condition (Case 1) ........................................... 188
Condition (Case 2) ........................................... 188
Condition (SCL = 0) ......................................... 187
Condition (SDA only) ....................................... 186
Condition (Case 1) ........................................... 189
Condition (Case 2) ........................................... 189
Sequence (7 or 10-Bit Address Mode) ............ 174
Transmit Mode ................................................. 184
(PIC18F4410/4510/4515/4610) ....................... 337
2
2
C Bus Data ........................................ 344
C Bus Start/Stop Bits ........................ 344
© 2007 Microchip Technology Inc.

Related parts for PIC18F2510-I/SP