LPC2927FBD144,551 NXP Semiconductors, LPC2927FBD144,551 Datasheet - Page 60

IC ARM9 MCU FLASH 512K 144LQFP

LPC2927FBD144,551

Manufacturer Part Number
LPC2927FBD144,551
Description
IC ARM9 MCU FLASH 512K 144LQFP
Manufacturer
NXP Semiconductors
Series
LPC2900r
Datasheet

Specifications of LPC2927FBD144,551

Core Processor
ARM9
Core Size
32-Bit
Speed
125MHz
Connectivity
CAN, EBI/EMI, I²C, LIN, SPI, UART/USART, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
104
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Eeprom Size
16K x 8
Ram Size
56K x 8
Voltage - Supply (vcc/vdd)
1.71 V ~ 3.6 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Processor Series
LPC29
Core
ARM968E-S
Data Bus Width
32 bit
Data Ram Size
56 KB
Interface Type
CAN, UART, USB
Maximum Clock Frequency
125 MHz
Number Of Programmable I/os
104
Number Of Timers
6
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Minimum Operating Temperature
- 40 C
On-chip Adc
3 (10 bit, 8 Channel)
Package
144LQFP
Device Core
ARM968E-S
Family Name
LPC2900
Maximum Speed
125 MHz
For Use With
568-4786 - EXT BOARD MOTOR CONTROL LPC2900
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-4694
935287117551
LPC2927FBD144-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2927FBD144,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2926_27_29
Product data sheet
6.17.1 Functional description
6.17.2 Clock description
The Vectored Interrupt Controller routes incoming interrupt requests to the ARM
processor. The interrupt target is configured for each interrupt request input of the VIC.
The targets are defined as follows:
Interrupt-request masking is performed individually per interrupt target by comparing the
priority level assigned to a specific interrupt request with a target-specific priority
threshold. The priority levels are defined as follows:
Software interrupt support is provided and can be supplied for:
The VIC is clocked by CLK_SYS_VIC, see
Target 0 is ARM processor FIQ (fast interrupt service).
Target 1 is ARM processor IRQ (standard interrupt service).
Priority level 0 corresponds to ‘masked’ (i.e. interrupt requests with priority 0 never
lead to an interrupt).
Priority 1 corresponds to the lowest priority.
Priority 15 corresponds to the highest priority.
Testing RTOS (Real-Time Operating System) interrupt handling without using
device-specific interrupt service routines.
Software emulation of an interrupt-requesting device, including interrupts.
All information provided in this document is subject to legal disclaimers.
Rev. 5 — 28 September 2010
ARM9 microcontroller with CAN, LIN, and USB
Section
LPC2926/2927/2929
6.7.2.
© NXP B.V. 2010. All rights reserved.
60 of 95

Related parts for LPC2927FBD144,551