EZ80F91NAA50EG Zilog, EZ80F91NAA50EG Datasheet - Page 222

IC ACCLAIM MCU 256KB 144BGA

EZ80F91NAA50EG

Manufacturer Part Number
EZ80F91NAA50EG
Description
IC ACCLAIM MCU 256KB 144BGA
Manufacturer
Zilog
Series
eZ80® AcclaimPlus!™r
Datasheet

Specifications of EZ80F91NAA50EG

Core Processor
Z8
Core Size
8-Bit
Speed
50MHz
Connectivity
Ethernet, I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
32
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
144-LBGA
Processor Series
EZ80F91x
Core
eZ80
Data Bus Width
8 bit
Data Ram Size
8 KB
Interface Type
I2C, IrDA, SPI
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
32
Number Of Timers
4
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Development Tools By Supplier
eZ80F910300ZCOG, eZ80F910200KITG
Minimum Operating Temperature
- 40 C
For Use With
269-4712 - KIT DEV ENCORE 32 SERIES269-4671 - BOARD ZDOTS SBC Z80ACCLAIM PLUS269-4561 - KIT DEV FOR EZ80F91 W/C-COMPILER269-4560 - KIT DEV FOR EZ80F91 W/C-COMPILER
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
Other names
269-4565

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80F91NAA50EG
Manufacturer:
Zilog
Quantity:
10 000
PS027001-0707
Data Validity
The data on the SDA line must be stable during the High period of the clock. The High or
Low state of the data line changes only when the clock signal on the SCL line is Low, as
illustrated in
START and STOP Conditions
Within the I
STOP conditions.
SCL is High, indicating a START condition. A Low-to-High transition on the SDA line
while SCL is High defines a STOP condition.
START and STOP conditions are always generated by the master. The bus is considered to
be busy after a START condition. The bus is considered to be free for a defined time after
a STOP condition.
SDA Signal
SCL Signal
SDA Signal
SCL Signal
2
Figure 44. START and STOP Conditions In I
C bus protocol, unique situations arise which are defined as START and
Figure
START Condition
Figure 44
Figure 43. I
43.
S
Data Valid
Data Line
Stable
illustrates a High-to-Low transition on the SDA line while
2
C Clock and Data Relationship
Data Allowed
Change of
2
Product Specification
C Protocol
STOP Condition
I
2
C Serial I/O Interface
eZ80F91 ASSP
P
214

Related parts for EZ80F91NAA50EG