MC56F8355VFGE Freescale Semiconductor, MC56F8355VFGE Datasheet - Page 14

IC DSP 16BIT 60MHZ 128-LQFP

MC56F8355VFGE

Manufacturer Part Number
MC56F8355VFGE
Description
IC DSP 16BIT 60MHZ 128-LQFP
Manufacturer
Freescale Semiconductor
Series
56F8xxxr
Datasheet

Specifications of MC56F8355VFGE

Core Processor
56800
Core Size
16-Bit
Speed
60MHz
Connectivity
CAN, EBI/EMI, SCI, SPI
Peripherals
POR, PWM, Temp Sensor, WDT
Number Of I /o
49
Program Memory Size
264KB (132K x 16)
Program Memory Type
FLASH
Ram Size
10K x 16
Voltage - Supply (vcc/vdd)
2.25 V ~ 3.6 V
Data Converters
A/D 16x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 105°C
Package / Case
128-LQFP
Data Bus Width
16 bit
Processor Series
MC56F83xx
Core
56800E
Numeric And Arithmetic Format
Fixed-Point
Device Million Instructions Per Second
60 MIPs
Maximum Clock Frequency
60 MHz
Number Of Programmable I/os
49
Data Ram Size
20 KB
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Interface Type
SCI, SPI, CAN
Minimum Operating Temperature
- 40 C
For Use With
MC56F8367EVME - EVAL BOARD FOR MC56F83X
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC56F8355VFGE
Manufacturer:
Freescale
Quantity:
562
Part Number:
MC56F8355VFGE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC56F8355VFGE
Manufacturer:
FREESCALE
Quantity:
20 000
1.5 Product Documentation
The documents listed in
56F8355 and 56F8155 devices. Documentation is available from local Freescale distributors, Freescale
semiconductor
http://www.freescale.com.
14
1. Byte accesses can only occur in the bottom half of the memory address space. The MSB of the address will be forced
pdb_m[15:0]
cdbw[15:0]
pab[20:0]
cdbr_m[31:0] Primary core data bus for memory reads. Addressed via xab1 bus.
cdbw[31:0]
xab1[23:0]
xdb2_m[15:0] Secondary data bus used for secondary data address bus xab2 in the dual memory reads.
xab2[23:0]
IPBus [15:0]
DSP56800E
Reference Manual
56F8300 Peripheral User
Manual
56F8300 SCI/CAN
Bootloader User Manual
to 0.
Name
Topic
Program data bus for instruction word fetches or read operations.
Primary core data bus used for program memory writes. (Only these 16 bits of the cdbw[31:0] bus
are used for writes to program memory.)
Program memory address bus. Data is returned on pdb_m bus.
Primary core data bus for memory writes. Addressed via xab1 bus.
Primary data address bus. Capable of addressing bytes
on cdbw and returned on cdbr_m. Also used to access memory-mapped I/O.
Secondary data address bus used for the second of two simultaneous accesses. Capable of
addressing only words. Data is returned on xdb2_m.
Peripheral bus accesses all on-chip peripherals registers. This bus operates at the same clock rate
as the Primary Data Memory and therefore generates no delays when accessing the processor.
Write data is obtained from cdbw. Read data is provided to cdbr_m.
sales
Table 1-3
offices,
Detailed description of the 56800E family architecture,
and 16-bit controller core processor and the instruction
set
Detailed description of peripherals of the 56F8300
devices
Detailed description of the SCI/CAN Bootloaders
56F8300 family of devices
Table 1-3 Chip Documentation
Table 1-2 Bus Signal Names
are required for a complete description and proper design with the
Freescale
56F8355 Technical Data, Rev. 17
Primary Data Memory Interface Bus
Secondary Data Memory Interface
Program Memory Interface
Description
Peripheral Interface Bus
Literature
Function
Distribution
1
, words, and long data types. Data is written
Centers,
DSP56800EERM
MC56F8300UM
MC56F83xxBLUM
Order Number
Freescale Semiconductor
or
online
Preliminary
at

Related parts for MC56F8355VFGE