ATXMEGA128D3-AU Atmel, ATXMEGA128D3-AU Datasheet - Page 97

MCU AVR 128K FLASH 3.6V 64TQFP

ATXMEGA128D3-AU

Manufacturer Part Number
ATXMEGA128D3-AU
Description
MCU AVR 128K FLASH 3.6V 64TQFP
Manufacturer
Atmel
Series
AVR® XMEGAr
Datasheet

Specifications of ATXMEGA128D3-AU

Core Processor
AVR
Core Size
8/16-Bit
Speed
32MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
50
Program Memory Size
128KB (64K x 16)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 3.6 V
Data Converters
A/D 16x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TQFP, 64-VQFP
Processor Series
XMEGA
Core
AVR
Data Bus Width
8 bit, 16 bit
Data Ram Size
8 KB
Interface Type
SPI, TWI, USART
Maximum Clock Frequency
32 MHz
Number Of Programmable I/os
50
Number Of Timers
5
Operating Supply Voltage
2.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR, EWAVR-BL
Minimum Operating Temperature
- 40 C
Operating Temperature Range
- 40 C to + 85 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATXMEGA128D3-AU
Manufacturer:
SIMCOM
Quantity:
1 000
Part Number:
ATXMEGA128D3-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATXMEGA128D3-AUR
Manufacturer:
Atmel
Quantity:
10 000
Company:
Part Number:
ATXMEGA128D3-AUR
Quantity:
129
8134I–AVR–12/10
Table 33-2.
11. PWM is not restarted properly after a fault in cycle-by-cycle mode
12. BOD will be enabled after any reset
13. EEPROM page buffer always written when NVM DATA0 is written
14. Pending full asynchronous pin change interrupts will not wake the device
15. Pin configuration does not affect Analog Comparator output
Problem fix/Workaround
When the AWeX fault restore mode is set to cycle-by-cycle, the waveform output will not
return to normal operation at first update after fault condition is no longer present.
Problem fix/Workaround
Do a write to any AWeX I/O register to re-enable the output.
If any reset source goes active, the BOD will be enabled and keep the device in reset if the
VCC voltage is below the programmed BOD level. During Power-On Reset, reset will not be
released until VCC is above the programmed BOD level even if the BOD is disabled.
Problem fix/Workaround
Do not set the BOD level higher than VCC even if the BOD is not used.
If the EEPROM is memory mapped, writing to NVM DATA0 will corrupt data in the EEPROM
page buffer.
Problem fix/Workaround
Before writing to NVM DATA0, for example when doing software CRC or flash page buffer
write, check if EEPROM page buffer active loading flag (EELOAD) is set. Do not write NVM
DATA0 when EELOAD is set.
Any full asynchronous pin-change Interrupt from pin 2, on any port, that is pending when the
sleep instruction is executed, will be ignored until the device is woken from another source
or the source triggers again. This applies when entering all sleep modes where the System
Clock is stopped.
Problem fix/Workaround
None.
The Output/Pull and inverted pin configuration does not affect the Analog Comparator
output.
Problem fix/Workaround
None for Output/Pull configuration.
For inverted I/O, configure the Analog Comparator to give an inverted result (i.e. connect
positive input to the negative AC input and vice versa), or use and external inverter to
change polarity of Analog Comparator output.
PGM
0
0
1
1
Configure PWM and CWCM according to this table:
CWCM
0
1
0
1
Description
PGM and CWCM disabled
PGM enabled
PGM and CWCM enabled
PGM enabled
XMEGA D3
97

Related parts for ATXMEGA128D3-AU