MC9S08GT60ACFDE Freescale Semiconductor, MC9S08GT60ACFDE Datasheet - Page 100

IC MCU 60K FLASH 4K RAM 48-QFN

MC9S08GT60ACFDE

Manufacturer Part Number
MC9S08GT60ACFDE
Description
IC MCU 60K FLASH 4K RAM 48-QFN
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheet

Specifications of MC9S08GT60ACFDE

Core Processor
HCS08
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
39
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-QFN
Processor Series
S08GT
Core
HCS08
Data Bus Width
8 bit
Data Ram Size
4 KB
Interface Type
SCI/SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
39
Number Of Timers
2
Operating Supply Voltage
0 V to 1.8 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWS08
Development Tools By Supplier
M68EVB908GB60E, M68DEMO908GB60E
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
For Use With
M68DEMO908GB60E - BOARD DEMO MC9S08GB60M68EVB908GB60E - BOARD EVAL FOR MC9S08GB60
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08GT60ACFDE
Manufacturer:
NXP
Quantity:
1 000
Part Number:
MC9S08GT60ACFDE
Manufacturer:
NXP
Quantity:
1 000
Chapter 6 Parallel Input/Output
6.6.7
Port G includes eight general-purpose I/O pins that are shared with BKGD/MS function and the oscillator
or external clock pins. Port G pins used as general-purpose I/O pins are controlled by the port G data
(PTGD), data direction (PTGDD), pullup enable (PTGPE), and slew rate control (PTGSE) registers.
Port pin PTG0, while in reset, defaults to the BKGD/MS pin. After the MCU is out of reset, PTG0 can be
configured to be a general-purpose output pin. When BKGD/MS takes control of PTG0, the corresponding
PTGDD, PTGPE, and PTGPSE bits are ignored.
Port pins PTG1 and PTG2 can be configured to be oscillator or external clock pins. When the oscillator
takes control of a port G pin, the corresponding PTGD, PTGDD, PTGSE, and PTGPE bits are ignored.
Reads of PTGD will return the logic value of the corresponding pin, provided PTGDD is 0.
100
PTFDD[7:0]
PTFSE[7:0]
Reset
Reset
Field
Field
7:0
7:0
W
W
R
R
PTFDD7
PTFSE7
Port G Registers (PTGD, PTGPE, PTGSE, and PTGDD)
Slew Rate Control Enable for Port F Bits — For port F pins that are outputs, these read/write control bits
determine whether the slew rate controlled outputs are enabled. For port F pins that are configured as inputs,
these bits are ignored.
0 Slew rate control disabled.
1 Slew rate control enabled.
Data Direction for Port F Bits — These read/write bits control the direction of port F pins and what is read for
PTFD reads.
0 Input (output driver disabled) and reads return the pin value.
1 Output driver enabled for port F bit n and PTFD reads return the contents of PTFDn.
0
0
7
7
PTFDD6
PTFSE6
Figure 6-31. Slew Rate Control Enable for Port F (PTFSE)
0
0
6
6
Figure 6-32. Data Direction for Port F (PTFDD)
Table 6-24. PTFDD Field Descriptions
Table 6-23. PTFSE Field Descriptions
PTFSE5
PTFDD5
MC9S08GB60A Data Sheet, Rev. 2
0
0
5
5
PTFDD4
PTFSE4
0
0
4
4
Description
Description
PTFDD3
PTFSE3
3
0
3
0
PTFDD2
PTFSE2
0
0
2
2
PTFDD1
PTFSE1
Freescale Semiconductor
0
0
1
1
PTFDD0
PTFSE0
0
0
0
0

Related parts for MC9S08GT60ACFDE