AK5358BETP AKM Semiconductor Inc, AK5358BETP Datasheet - Page 13

no-image

AK5358BETP

Manufacturer Part Number
AK5358BETP
Description
IC ADC AUDIO STER 24BIT 16TSSOP
Manufacturer
AKM Semiconductor Inc
Type
ADCr
Datasheet

Specifications of AK5358BETP

Resolution (bits)
24 b
Sampling Rate (per Second)
8k ~ 96k
Data Interface
I²S, Serial
Voltage Supply Source
Analog and Digital
Voltage - Supply
5V
Operating Temperature
-20°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
974-1029-2
AK5358BETP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AK5358BETP-E2
Manufacturer:
AKM Semiconductor Inc
Quantity:
1 901
Part Number:
AK5358BETP-E2
Manufacturer:
AKM
Quantity:
5 346
The AK5358B is placed in power-down mode by bringing the PDN pin “L” or MCLK stop more than 13us, and the
digital filter is also reset at the same time. This reset should always be made after power-up. In power-down mode, the
VCOM is same level as VSS1. MCLK and LRCK must be input when the PDN pin is “H” to release the power down
mode. An analog initialization cycle starts after exiting the power-down mode. Therefore, the output data SDTO becomes
available after 4129 cycles of LRCK clock in master mode or 4132 cycles of LRCK clock in slave mode.
During initialization, the ADC digital data outputs of both channels are forced to a 2’s complement “0”. The ADC outputs
are settled in the data corresponding to the input signals after the end of initialization (Settling approximately takes the
same time as group delay).
Notes:
MS1155-E-00
Internal
A/D In
A/D Out
Clock In
MCLK
PDN
(Analog)
(Digital)
(1) 4132/fs in slave mode and 4129/fs in master mode.
(2) Digital output corresponding to analog input has the group delay (GD).
(3) A/D outputs “0” data at the power-down state.
(4) MCLK is input as normal operation.
(5) When MCLK is stopped more than 13us, the AK5358B becomes power down mode.
(6) MCLK and LRCK must be input to release power-down mode.
Power Down
State
Internal
A/D In
A/D Out
Clock In
MCLK,LRCK,SCLK
PDN
(Analog)
(Digital)
State
Normal Operation
Normal Operation
Figure 4. Power-down/up sequence example (MCLK stop reset)
Figure 3. Power-down/up sequence example (PDN pin reset)
Idle Noise
GD
Idle Noise
GD
(2)
(5)
(2)
Power-down
“0”data
(4)
Power-down
“0”data
(3)
(6)
- 13 -
(3)
Initialize
“0”data
(1)
Initialize
“0”data
(1)
Idle Noise
Idle Noise
Normal Operation
Normal Operation
GD
GD
[AK5358B]
2010/02

Related parts for AK5358BETP