STEVAL-PCC012V1 STMicroelectronics, STEVAL-PCC012V1 Datasheet - Page 61

BOARD DEM CONN GATEWAY STM32F107

STEVAL-PCC012V1

Manufacturer Part Number
STEVAL-PCC012V1
Description
BOARD DEM CONN GATEWAY STM32F107
Manufacturer
STMicroelectronics
Series
STM32r
Type
Other Power Managementr
Datasheets

Specifications of STEVAL-PCC012V1

Main Purpose
Interface, Connectivity
Embedded
Yes, MCU, 32-Bit
Utilized Ic / Part
STM32F107
Primary Attributes
Ethernet and 4 Digital/Analog Connectors
Secondary Attributes
On-Board LEDs and Joystick
Interface Type
Ethernet, USB, I2C, SPI, UART
Operating Supply Voltage
3.3 V
Product
Power Management Development Tools
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
STM32F107xx
Other names
497-10757

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STEVAL-PCC012V1
Manufacturer:
STMicroelectronics
Quantity:
1
STM32F105xx, STM32F107xx
5.3.15
Communications interfaces
I
Unless otherwise specified, the parameters given in
performed under the ambient temperature, f
conditions summarized in
The STM32F105xx and STM32F107xx I
standard I
SCL are mapped to are not “true” open-drain. When configured as open-drain, the PMOS
connected between the I/O pin and V
The I
characteristics
and SCL) .
Table 40.
1. Guaranteed by design, not tested in production.
2. f
3. The maximum hold time of the Start condition has only to be met if the interface does not stretch the low
4. The device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the
2
t
C interface characteristics
w(STO:STA)
Symbol
t
t
t
t
t
w(SCLH)
w(SCLL)
t
su(SDA)
t
t
su(STO)
to achieve the fast mode I
mode maximum clock 400 kHz.
period of SCL signal.
undefined region of the falling edge of SCL.
t
t
t
su(STA)
h(SDA)
PCLK1
r(SDA)
h(STA)
r(SCL)
f(SDA)
f(SCL)
C
2
C characteristics are described in
b
must be higher than 2 MHz to achieve standard mode I
2
C communication protocol with the following restrictions: the I/O pins SDA and
SCL clock low time
SCL clock high time
SDA setup time
SDA data hold time
SDA and SCL rise time
SDA and SCL fall time
Start condition hold time
Repeated Start condition
setup time
Stop condition setup time
Stop to Start condition time
(bus free)
Capacitive load for each bus
line
I
2
C characteristics
for more details on the input/output alternate function characteristics (SDA
Parameter
2
C frequencies and it must be a mulitple of 10 MHz in order to reach I
Table
Doc ID 15274 Rev 5
9.
DD
Standard mode I
2
Table
is disabled, but is still present.
C interface meets the requirements of the
Min
250
0
4.7
4.0
4.0
4.7
4.0
4.7
PCLK1
(3)
40. Refer also to
frequency and V
2
Table 40
C frequencies. It must be higher than 4 MHz
1000
Max
300
400
2
C
(1)
are derived from tests
20 + 0.1C
Fast mode I
Section 5.3.12: I/O port
Electrical characteristics
Min
100
0
1.3
0.6
0.6
0.6
0.6
1.3
(4)
DD
supply voltage
b
2
C
900
Max
300
300
400
(1)(2)
(3)
2
C fast
61/101
Unit
s
s
pF
µs
ns
µs

Related parts for STEVAL-PCC012V1