TEF6607T/V5,518 NXP Semiconductors, TEF6607T/V5,518 Datasheet - Page 15

no-image

TEF6607T/V5,518

Manufacturer Part Number
TEF6607T/V5,518
Description
IC TUNER CAR RADIO AM/FM 32SOIC
Manufacturer
NXP Semiconductors
Datasheet

Specifications of TEF6607T/V5,518

Frequency
*
Sensitivity
*
Data Rate - Maximum
*
Modulation Or Protocol
*
Applications
*
Current - Receiving
*
Data Interface
*
Memory Size
*
Antenna Connector
*
Features
*
Voltage - Supply
*
Operating Temperature
*
Package / Case
32-SOIC (0.300", 7.50mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935288264518

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TEF6607T/V5,518
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
Table 6:
6. Functional description
LPC3152_3154
Preliminary data sheet
I/O pad name Type
PS1
PS2
CG1
CG2
PG1
Cell types
vdde3v3
vdde
vssco
vssis
vsse
6.1 ARM926EJ-S
The processor embedded in the chip is the ARM926EJ-S. It is a member of the ARM9
family of general-purpose microprocessors. The ARM926EJ-S is intended for
multi-tasking applications where full memory management, high performance, and low
power are important.
This module has the following features:
ARM926EJ-S processor core which uses a five-stage pipeline consisting of fetch,
decode, execute, memory and write stages. The processor supports both the 32-bit
ARM and 16-bit Thumb instruction sets, which allows a trade off between high
performance and high code density. The ARM926EJ-S also executes an extended
ARMv5TE instruction set which includes support for Java byte code execution.
Contains an AMBA BIU for both data accesses and instruction fetches.
Memory Management Unit (MMU).
16 kB instruction and 16 kB data separate cache memories with an 8 word line length.
The caches are organized using Harvard architecture.
Little Endian is supported.
The ARM926EJ-S processor supports the ARM debug architecture and includes logic
to assist in both hardware and software debugging.
Supports dynamic clock gating for power reduction.
The processor core clock can be set equal to the AHB bus clock or to an integer
number times the AHB bus clock. The processor can be switched dynamically
between these settings.
ARM stall support.
Function
Peripheral supply
Peripheral supply
Core ground
Core ground
Peripheral ground
All information provided in this document is subject to legal disclaimers.
Rev. 0.12 — 27 May 2010
Description
-
-
-
-
-
LPC3152/3154
© NXP B.V. 2010. All rights reserved.
15 of 88

Related parts for TEF6607T/V5,518