TEF6607T/V5,518 NXP Semiconductors, TEF6607T/V5,518 Datasheet - Page 24

no-image

TEF6607T/V5,518

Manufacturer Part Number
TEF6607T/V5,518
Description
IC TUNER CAR RADIO AM/FM 32SOIC
Manufacturer
NXP Semiconductors
Datasheet

Specifications of TEF6607T/V5,518

Frequency
*
Sensitivity
*
Data Rate - Maximum
*
Modulation Or Protocol
*
Applications
*
Current - Receiving
*
Data Interface
*
Memory Size
*
Antenna Connector
*
Features
*
Voltage - Supply
*
Operating Temperature
*
Package / Case
32-SOIC (0.300", 7.50mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935288264518

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TEF6607T/V5,518
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
LPC3152_3154
Preliminary data sheet
6.12 Interrupt controller
6.13 Multi-layer AHB
The interrupt controller collects interrupt requests from multiple devices, masks interrupt
requests, and forwards the combined requests to the processor. The interrupt controller
also provides facilities to identify the interrupt requesting devices to be served.
This module has the following features:
The following blocks can generate interrupts:
The multi-layer AHB is an interconnection scheme, based on the AHB protocol that
enables parallel access paths between multiple masters and slaves in a system.
Multiple masters can have access to different slaves at the same time.
Figure 5
AHB masters and slaves are numbered according to their AHB port number.
The interrupt controller decodes all the interrupt requests issued by the on-chip
peripherals.
Two interrupt lines (Fast Interrupt Request (FIQ) and Interrupt Request (IRQ)) to the
ARM core. The ARM core supports two distinct levels of priority on all interrupt
sources, FIQ for high priority interrupts and IRQ for normal priority interrupts.
Software interrupt request capability associated with each request input.
Visibility of interrupts request state before masking.
Support for nesting of interrupt service routines.
Interrupts routed to IRQ and to FIQ are vectored.
Level interrupt support.
NAND flash controller
USB 2.0 HS OTG
Event router
10 bit ADC
UART
LCD int
MCI
SPI
Timer 0, timer 1, timer 2, and timer 3
I
I
DMA
I
2
2
2
S transmit: I2STX_0 and I2STX_1
S receive: I2SRX_0 and I2SRX_1
C0-bus and I
gives an overview of the multi-layer AHB configuration in the LPC3152/3154.
All information provided in this document is subject to legal disclaimers.
2
C1-bus
Rev. 0.12 — 27 May 2010
LPC3152/3154
© NXP B.V. 2010. All rights reserved.
24 of 88

Related parts for TEF6607T/V5,518