D2-45057-QR-T Intersil, D2-45057-QR-T Datasheet - Page 21

no-image

D2-45057-QR-T

Manufacturer Part Number
D2-45057-QR-T
Description
IC DGTL AMP PWM CTRLR 68QFN
Manufacturer
Intersil
Series
D2Audio™r
Type
Class Dr
Datasheet

Specifications of D2-45057-QR-T

Output Type
2-Channel (Stereo)
Max Output Power X Channels @ Load
30W x 1 @ 8 Ohm
Voltage - Supply
9 V ~ 26 V
Mounting Type
Surface Mount
Package / Case
68-VFQFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
mode that is defined by these pins’ logic state. These
device pins are strapped either high or low on the
system’s design (PCB), and it is the state of these pins
that is latched into, and defines boot mode operation.
Boot Modes
The D2-45057, D2-45157 devices contain embedded
firmware to operate the part and run the amplifier
system. Parameter information that is used by the
programmable settings can be written to the device after
it is operational and running. However, parameter data
can also be read at boot time, allowing saved parameter
settings to be used, or allowing amplifier function to be
set through a system microcontroller interface. The
device is designed to boot in one of four possible boot
modes, allowing control and data to be provided through
these boot sources:
• I
• I
• Internal Device ROM Only
• SPI Slave
The specific boot mode is selected based on the state of
the IRQB and IRQA input pins at the time of reset
de-assertion. Boot modes and their functions are shown
in Table 4. (Note: “Boot Mode” describes the “mode” of
device initialization with respect to the source of
parameter data or start-up control settings. This is not to
be confused with “Output Mode” or audio processing
“Configuration Mode” settings that define
amplifier-specific functions.)
The device initializes as defined by its boot mode. But it
gets its configuration and parameter data from the host
device. This host device can be either an external
controller, or from an EEPROM. If a system uses both an
external controller and an EEPROM, the EEPROM will load
first, and during this time, the controller must remain off
the I
EEPROM has completed.
MODE
BOOT
2
2
0
1
2
3
C Slave (to external Microcontroller)
C EEPROM
2
C bus until after the reading sequence from
IRQB
PIN
0
0
1
1
TABLE 4. BOOT MODE SETTINGS
IRQA
PIN
0
1
0
1
I
MASTER/
SPI Slave SPI slave. External SPI
I
2
2
SLAVE
C Master Operates as 2-wire master;
C Slave Operates as I
-
21
at address 0x88. An external
2-wire I
the boot code.
loads boot code from ROM on
I
Internal ROM Boot/Operation
master provides boot code.
2
C port.
DESCRIPTION
2
C master provides
2
D2-45057, D2-45157
C slave, boot
Power Supply Requirements
The device requires operating power for these voltages:
• PWMVDD and RVDD:
• CVDD and PLLVDD
• “High Voltage” (HVDD[A:D], and VDDHV)
High-Side Gate Drive Voltage
An on-chip bootstrap circuit provides the gate drive
voltage used by each output stage. A pin is included for
each output channel (HSBS[A:D]) for connection of a
capacitor (nominal, 0.22µF/50V) from this pin to that
channel’s PWM output.
Drivers for high-side FETs on the output stages require a
voltage above the supply used for powering that FET. The
charge pumping action of the driving PWM to this driver
produces this “bootstrap” voltage, and uses this capacitor
to filter and hold this gate drive voltage. This enables
amplifier operation without need of connection to an
additional power supply voltage.
Power Supply Synchronization
The the PSSYNC/CFG1 pin provides a power supply
synchronization signal for switching power supplies.
Firmware configures this pin to the frequency and duty
cycle needed by the system switching regulator. This
synchronization allows switching supplies used with the
device to operate without generating in-band audio
interference signals that could be possible if the switching
power supply is not locked to the amplifier switching.
This PSSYNC/CFG1 pin is a shared pin. (Refer to multiple-
purpose pins descriptions in Table 5 on page 24.) During
device reset and initialization, it operates as one of two
configuration input pins, where its high or low logic state
is used to set the amplifier configuration mode. After
- 3.3V DC Supply Voltage.
- RVDD operates interface and I/O logic.
- PWMVDD is the same voltage, and is used for the
- 1.8V DC Supply Voltage
- CVDD operates the internal processor and DSP core.
- PLLVDD also operates at the internal processor
- HVDDA, HVDDB, HVDDC, and HVDDD are the
- VDDHV is used as the source for the on-chip +5V
- Individual power (HVDD[A:D]) and their
PWM outputs and output stage drive.
voltage levels, but is provided through a separate
connection to allow isolation and bypassing for
noise and performance improvements.
“High Voltage” supplies used for operating each of
the four output power stages.
regulator that is used for the output stage drivers.
corresponding ground (HGND[A:D]) pins are
included for each of the four power stage outputs,
providing channel isolation and low impedance
source connections to each of the outputs. All the
HVDD[A:D]/VDDHV pins connect to the same
voltage source.
July 29, 2010
FN6785.0

Related parts for D2-45057-QR-T