LAN9218-MT SMSC, LAN9218-MT Datasheet - Page 88

CONTROLLER, ENET, 10/100, 100TQFP

LAN9218-MT

Manufacturer Part Number
LAN9218-MT
Description
CONTROLLER, ENET, 10/100, 100TQFP
Manufacturer
SMSC
Datasheet

Specifications of LAN9218-MT

Data Rate
100Mbps
No. Of Ports
2
Ethernet Type
IEEE 802.3 / 802.3u
Supply Current
40mA
Supply Voltage Range
2.97V To 3.63V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
TQFP
Interface Type
HBI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9218-MT
Manufacturer:
Standard
Quantity:
715
Part Number:
LAN9218-MT
Manufacturer:
SMSC
Quantity:
8 000
Part Number:
LAN9218-MT
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN9218-MT
0
Revision 1.93 (11-27-07)
5.3.16
5.3.17
31-16
BITS
BITS
15-0
31:0
Reserved
General Purpose Timer Current Count (GPT_CNT). This 16-bit field
reflects the current value of the GP Timer.
Word Swap. This field only has significance if the device is operated in 16-
bit mode. In 32-bit mode, D[31:15] is always mapped to the high order word
and D[15:0] is always mapped to the low order word. In 16-bit mode, if this
field is set to 00000000h, or anything except 0xFFFFFFFFh, the LAN9218
maps words with address bit A[1]=1 to the high order words of the CSRs
and Data FIFOs, and words with address bit A[1]=0 to the low order words
of the CSRs and Data FIFOs. If this field is set to 0xFFFFFFFFh, the
LAN9218 maps words with address bit A[1]=1 to the low order words of the
CSRs and Data FIFOs, and words with address bit A[1]=0 to the high order
words of the CSRs and Data FIFOs.
Note:
GPT_CNT-General Purpose Timer Current Count Register
This register reflects the current value of the GP Timer.
WORD_SWAP—Word Swap Control
This register controls how words from the host data bus are mapped to the CSRs and Data FIFOs
inside the LAN9218. The LAN9218 always sends data from the Transmit Data FIFO to the network so
that the low order word is sent first, and always receives data from the network to the Receive Data
FIFO so that the low order word is received first.
Offset:
Offset:
Please refer to
Operation"
for additional information.
Section 3.6.1, "32-bit vs. 16-bit Host Bus Width
DESCRIPTION
DESCRIPTION
90h
98h
DATASHEET
88
Size:
Size:
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX
32 bits
32 bits
NASR
TYPE
TYPE
R/W
RO
RO
SMSC
00000000h
DEFAULT
DEFAULT
FFFFh
Datasheet
LAN9218
-

Related parts for LAN9218-MT