HEF4104BP NXP Semiconductors, HEF4104BP Datasheet

IC, QUAD LOW / HIGH VOLTAGE TRANSLATOR, DIP16

HEF4104BP

Manufacturer Part Number
HEF4104BP
Description
IC, QUAD LOW / HIGH VOLTAGE TRANSLATOR, DIP16
Manufacturer
NXP Semiconductors
Datasheet

Specifications of HEF4104BP

No. Of Inputs
4
Output Current
2.4mA
Propagation Delay
65ns
Logic Type
Voltage Level Translator
Supply Voltage Range
3V To 15V
Logic Case Style
DIP
No. Of Pins
16
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HEF4104BP
Quantity:
60
Part Number:
HEF4104BP
Manufacturer:
PHILIPS
Quantity:
30
Part Number:
HEF4104BP
Manufacturer:
S/PHI
Quantity:
33
1. General description
2. Features
3. Applications
The HEF4104B is a quad low voltage-to-high voltage translator with 3-state outputs. It
provides the capability of interfacing low voltage circuits to high voltage circuits. For
example low voltage Local Oxidation Complementary MOS (LOCMOS) and Transistor
Transistor Logic (TTL) to high voltage LOCMOS. It has four data inputs (A0 to A3), an
active HIGH output enable input (OE), four data outputs (B0 to B3) and their complements
(B0 to B3).
With OE = HIGH, the outputs B0 to B3 and B0 to B3 are in the low impedance ON-state,
either HIGH or LOW as determined by the inputs A0 to A3. With OE = LOW, the outputs
B0 to B3 and B0 to B3 are in the high-impedance OFF-state.
It uses a common negative supply (V
(V
during power turn-on and turn-off. For the permissible operating range of V
V
Each input protection circuit is terminated between V
signals to be driven from any potential between V
limiting. When driving from potentials greater than V
each input must be limited to 10 mA.
It operates over a recommended V
(usually ground). Unused inputs must be connected to V
also suitable for use over the full industrial (−40 °C to +85 °C) temperature range.
DD(B)
DD(A)
HEF4104B
Quad low-to-high voltage translator with 3-state outputs
Rev. 07 — 16 December 2009
Fully static operation
5 V, 10 V, and 15 V parametric ratings
Standardized symmetrical output characteristics
Inputs and outputs are protected against electrostatic effects
Operates across the full industrial temperature range from −40 °C to +85 °C
Complies with JEDEC standard JESD 13-B
Industrial
see
) and the outputs (V
Figure
4.
DD(B)
). V
DD
DD(A)
SS
power supply range of 3 V to 15 V referenced to V
) and separate positive supplies for the inputs
must always be less than or equal to V
DD(B)
DD(B)
DD(B)
and V
DD
or less than V
and V
, V
SS
SS
, without regard to current
, or another input. It is
SS
. This allows the input
Product data sheet
SS
, the current at
DD(A)
DD(B)
and
, even
SS

Related parts for HEF4104BP

HEF4104BP Summary of contents

Page 1

HEF4104B Quad low-to-high voltage translator with 3-state outputs Rev. 07 — 16 December 2009 1. General description The HEF4104B is a quad low voltage-to-high voltage translator with 3-state outputs. It provides the capability of interfacing low voltage circuits to high ...

Page 2

... NXP Semiconductors 4. Ordering information Table 1. Ordering information − ° All types operate from +85 Type number Package Name Description HEF4104BP DIP16 plastic dual in-line package; 16 leads (300 mil) HEF4104BT SO16 plastic small outline package; 16 leads; body width 3 Functional diagram V V DD(A) DD( ...

Page 3

... NXP Semiconductors 6. Pinning information 6.1 Pinning Fig 3. Pin configuration 6.2 Pin description Table 2. Pin description Symbol Pin V 1 DD DD(A) 7. Functional description [1] Table 3. Function table Control [ HIGH voltage level LOW voltage level high-impedance OFF-state. HEF4104B_7 Product data sheet Quad low-to-high voltage translator with 3-state outputs ...

Page 4

... NXP Semiconductors 8. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to V Symbol Parameter V supply voltage A DD(A) V supply voltage B DD(B) I input clamping current IK V input voltage I I output clamping current OK I input/output current ...

Page 5

... NXP Semiconductors 10. Static characteristics Table 6. Static characteristics DD(A) DD( Symbol Parameter Conditions |I V HIGH-level IH input voltage |I V LOW-level IL input voltage |I V HIGH-level OH output voltage |I V LOW-level OL output voltage I HIGH-level V OH output current LOW-level V OL output current input leakage current I I supply current ...

Page 6

... NXP Semiconductors V DD(B) The shaded area shows the permissible operating range. Fig function of V DD(B) 11. Dynamic characteristics Table 7. Dynamic characteristics ° for test circuit see Figure amb Symbol Parameter Conditions t HIGH to LOW An to Bn, Bn; see PHL propagation delay LOW to HIGH An to Bn, Bn; see ...

Page 7

... NXP Semiconductors Table 7. Dynamic characteristics ° for test circuit see Figure amb Symbol Parameter Conditions t LOW to OFF-state OE to Bn, Bn; see PLZ propagation delay OFF-state to HIGH OE to Bn, Bn; see PZH propagation delay OFF-state to LOW OE to Bn, Bn; see PZL propagation delay [1] Typical value of the propagation delay and output transition time can be calculated with the extrapolation formula (C Table 8 ...

Page 8

... NXP Semiconductors 12. Waveforms Measurement points are given in Logic levels: V and V are typical output voltage levels that occur with the output load Fig 5. Data input (An) to data output (Bn, Bn) propagation delays and output transition times OE input output LOW-to-OFF OFF-to-LOW output HIGH-to-OFF OFF-to-HIGH ...

Page 9

... NXP Semiconductors negative positive a. Input waveforms b. Test circuit Test data given in Table 10. Definitions for test circuit: DUT = Device Under Test load capacitance including jig and probe capacitance load resistance termination resistance should be equal to the output impedance Z T Fig 7. Test circuit for measuring switching times Table 10 ...

Page 10

... NXP Semiconductors 13. Package outline DIP16: plastic dual in-line package; 16 leads (300 mil pin 1 index 1 DIMENSIONS (inch dimensions are derived from the original mm dimensions UNIT b max. min. max. 1.73 mm 4.2 0.51 3.2 1.30 0.068 inches 0.17 0.02 0.13 0.051 Note 1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. ...

Page 11

... NXP Semiconductors SO16: plastic small outline package; 16 leads; body width 3 pin 1 index 1 e DIMENSIONS (inch dimensions are derived from the original mm dimensions) A UNIT max. 0.25 1.45 mm 1.75 0.25 0.10 1.25 0.010 0.057 inches 0.069 0.01 0.004 0.049 Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. ...

Page 12

... NXP Semiconductors 14. Revision history Table 11. Revision history Document ID Release date HEF4104B_7 20091216 • Modifications: Section 12 “Waveforms” Figure 7 “Test circuit for measuring switching times” HEF4104B_6 20091102 HEF4104B_5 20090728 HEF4104B_4 20090305 HEF4104B_CNV_3 19950101 HEF4104B_CNV_2 19950101 HEF4104B_7 Product data sheet Quad low-to-high voltage translator with 3-state outputs ...

Page 13

... Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice ...

Page 14

... NXP Semiconductors 17. Contents 1 General description . . . . . . . . . . . . . . . . . . . . . . 1 2 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 3 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 4 Ordering information . . . . . . . . . . . . . . . . . . . . . 2 5 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2 6 Pinning information . . . . . . . . . . . . . . . . . . . . . . 3 6.1 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 6.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 3 7 Functional description . . . . . . . . . . . . . . . . . . . 3 8 Limiting values Recommended operating conditions Static characteristics Dynamic characteristics . . . . . . . . . . . . . . . . . . 6 12 Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 13 Package outline . . . . . . . . . . . . . . . . . . . . . . . . 10 14 Revision history ...

Related keywords