F25L004A-100PIG ELITE SEMICONDUCTOR, F25L004A-100PIG Datasheet - Page 10

no-image

F25L004A-100PIG

Manufacturer Part Number
F25L004A-100PIG
Description
IC, FLASH, 4MBIT, 100MHZ, SOIC-8
Manufacturer
ELITE SEMICONDUCTOR
Datasheet

Specifications of F25L004A-100PIG

Memory Type
Flash
Memory Size
4Mbit
Memory Configuration
512 X 8
Ic Interface Type
Serial, SPI
Clock Frequency
100MHz
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
SOIC
No. Of Pins
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
ESMT
10. The Jedec-Read-ID is output first byte 8CH as manufacture ID; second byte 20H as top memory type and second byte 21H as
11. The Write-Enable (WREN) instruction and the Write-Status-Register (WRSR) instruction must work in conjunction of each other.
Read (33 MHz)
The Read instruction supports up to 33 MHz, it outputs the data
starting from the specified address location. The data output
stream is continuous through all addresses until terminated by a
low to high transition on CE . The internal address pointer will
automatically increment until the highest memory address is
reached. Once the highest memory address is reached, the
address pointer will automatically increment to the beginning
Elite Semiconductor Memory Technology Inc.
Figure 2 : READ SEQUENCE
bottom memory type ; third byte 13H as memory capacity.
The WRSR instruction must be executed immediately (very next bus cycle) after the WREN instruction to make both instructions
effective. Both EWSR and WREN can enable WRSR, user just need to execute one of it. A successful WRSR can reset WREN.
SCK
SO
CE
SI
MODE3
MODE1
MSB
1 2 3 4 5 6 7 8
HIGH IMPENANCE
03
MSB
ADD.
15 16
ADD.
23 24
ADD.
MSB
31 32
(wrap-around) of the address space, i.e. for 4Mbit density, once
the data from address location 7FFFFH had been read, the next
output will be from address location 00000H.
The Read instruction is initiated by executing an 8-bit command,
03H, followed by address bits [A
low for the duration of the Read cycle. See Figure 2 for the Read
sequence.
D
N
OUT
39 40
Operation Temperature condition -40
N+1
D
OUT
47 48
N+2
D
Publication Date: Oct. 2007
OUT
55 56
Revision:
23
D
N+3
-A
OUT
0
]. CE must remain active
63 64
F25L004A
D
N+4
1.1
OUT
70
10/32
°
C
~85
°
C

Related parts for F25L004A-100PIG