LPC2366FBD100 NXP Semiconductors, LPC2366FBD100 Datasheet - Page 27

no-image

LPC2366FBD100

Manufacturer Part Number
LPC2366FBD100
Description
IC, 32BIT MCU, ARM7, 72MHZ, LQFP-100
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LPC2366FBD100

Controller Family/series
(ARM7)
No. Of I/o's
70
Ram Memory Size
58KB
Cpu Speed
72MHz
No. Of Timers
4
No. Of Pwm Channels
6
Core Size
32 Bit
Program Memory Size
256KB
Embedded Interface Type
CAN, SPI, USB, UART
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2366FBD100
Manufacturer:
NXP
Quantity:
1 337
Part Number:
LPC2366FBD100
Manufacturer:
NXP
Quantity:
86 755
Part Number:
LPC2366FBD100
Manufacturer:
ST
0
Part Number:
LPC2366FBD100
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC2366FBD100
0
Part Number:
LPC2366FBD100,551
Quantity:
9 999
Part Number:
LPC2366FBD100,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2364_65_66_67_68_6
Product data sheet
7.20.1 Features
7.20 General purpose 32-bit timers/external event counters
7.21 Pulse width modulator
The LPC2364/65/66/67/68 include four 32-bit Timer/Counters. The Timer/Counter is
designed to count cycles of the system derived clock or an externally-supplied clock. It
can optionally generate interrupts or perform other actions at specified timer values,
based on four match registers. The Timer/Counter also includes two capture inputs to trap
the timer value when an input signal transitions, optionally generating an interrupt.
The PWM is based on the standard Timer block and inherits all of its features, although
only the PWM function is pinned out on the LPC2364/65/66/67/68. The Timer is designed
to count cycles of the system derived clock and optionally switch pins, generate interrupts
or perform other actions when specified timer values occur, based on seven match
registers. The PWM function is in addition to these features, and is based on match
register events.
The ability to separately control rising and falling edge locations allows the PWM to be
used for more applications. For instance, multi-phase motor control typically requires
three non-overlapping PWM outputs with individual control of all three pulse widths and
positions.
Two match registers can be used to provide a single edge controlled PWM output. One
match register (PWMMR0) controls the PWM cycle rate, by resetting the count upon
match. The other match register controls the PWM edge position. Additional single edge
controlled PWM outputs require only one match register each, since the repetition rate is
the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a
rising edge at the beginning of each PWM cycle, when an PWMMR0 match occurs.
A 32-bit Timer/Counter with a programmable 32-bit prescaler.
Counter or Timer operation.
Two 32-bit capture channels per timer, that can take a snapshot of the timer value
when an input signal transitions. A capture event may also generate an interrupt.
Four 32-bit match registers that allow:
– Continuous operation with optional interrupt generation on match.
– Stop timer on match with optional interrupt generation.
– Reset timer on match with optional interrupt generation.
Up to four external outputs corresponding to match registers, with the following
capabilities:
– Set LOW on match.
– Set HIGH on match.
– Toggle on match.
– Do nothing on match.
Rev. 06 — 1 February 2010
LPC2364/65/66/67/68
Single-chip 16-bit/32-bit microcontrollers
© NXP B.V. 2010. All rights reserved.
27 of 59

Related parts for LPC2366FBD100