LC5512M-PAC-EV Lattice, LC5512M-PAC-EV Datasheet - Page 35

no-image

LC5512M-PAC-EV

Manufacturer Part Number
LC5512M-PAC-EV
Description
MCU, MPU & DSP Development Tools Eval Board for XPLD5512 PAC1208
Manufacturer
Lattice
Datasheet

Specifications of LC5512M-PAC-EV

Processor To Be Evaluated
ispXPLD 5512MX
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lattice Semiconductor
Timing Model
The task of determining timing in a ispXPLD 5000MX device is relatively simple. The timing model show in
Figure 20 shows the specific delay paths. Once the implementation of a given function is determined either con-
ceptually or from the software report file, the delay path of a function can easily be determined from the timing
model. The Lattice design tools report the timing delays based on the same timing model. Note that internal timing
parameters are for reference only, and are not tested. The external timing parameters are tested and guaranteed
for every device.
Figure 20. ispXPLD 5000MX Timing Model Diagram
GCLK
RST
OE
IN
From Feedback
t
GCLK _IN
t
t
GOE
t
t
t
t
t
RST
IOI
IOI
IOI
IN
IOI
t
PLL _SEC_DELAY
t
PLL _DELAY
t
t
INREG
t
INDIO
GCLK
Path only available for
t
ROUTEMF
t
ROUTE
t
t
BLA
CASC
FIFO Flags
Functions
Memory
3
CLK, CE and Reset Only
mode. Refer to timing tables for details.
Some paths not available in memory
t
t
CICOMFB
CICOMC
t
t
t
t
t
PTCLK
t
PTSA
EXP
SUM
t
BCLK
t
PDb
PTSR
BSR
31
t
t
t
GPTOE
SPTOE
PTOE
ispXPLD 5000MX Family Data Sheet
DATA
C.E.
S/R
t
MC Reg.
PDi
Q
t
OSA
t
FBK
t
t
t
t
BUF
IOO
DIS
EN
Feedback
OUT

Related parts for LC5512M-PAC-EV