MEDIA5200KIT1 Freescale Semiconductor, MEDIA5200KIT1 Datasheet - Page 31

MCU, MPU & DSP Development Tools MEDIA5200 SW DEVT SYSTEM

MEDIA5200KIT1

Manufacturer Part Number
MEDIA5200KIT1
Description
MCU, MPU & DSP Development Tools MEDIA5200 SW DEVT SYSTEM
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MEDIA5200KIT1

Processor To Be Evaluated
MPC5200B
Data Bus Width
32 bit
Interface Type
Ethernet, USB
Lead Free Status / Rohs Status
Not Compliant
Freescale Semiconductor
t
Sym
t
t
t
t
2CYC
t
t
t
CYC
t
DVS
DVH
t
MLI
DH
DMACK
DS
FS
UI
LI
DMARQ
(Drive)
(Host)
RDATA
(Drive)
WDATA
(Host)
DIOR
DIOW
(Host)
Min
114
235
The direction of signal assertion is towards the top of the page, and the direction of negation
is towards the bottom of the page, irrespective of the electrical properties of the signal.
15
70
20
MODE 0
5
6
0
0
0
(ns)
Max
230
150
Min
156
20
75
10
48
t
MODE 1
5
6
0
0
0
I
t
C
(ns)
Table 29. Ultra DMA Timing Specification
Max
200
150
t
E
Figure 15. Multiword DMA Timing
t
t
D
G
Min
117
55
34
20
MPC5200B Data Sheet, Rev. 4
MODE 2
7
5
6
0
0
0
(ns)
Max
170 First STROBE time for drive to first negate DSTROBE
150
t
t
t
F
0
H
NOTE
rising edge to next rising edge or from falling edge to
Data valid hold time at sender, from STROBE edge.
Data valid setup time at sender, to STROBE edge.
variations from STROBE edge to STROBE edge
Two-cycle time allowing for clock variations, from
t
K
Cycle time allowing for asymmetry and clock
from STOP during a data-in burst.
next falling edge of STROBE.
Interlock time with minimum.
Data setup time at recipient.
Data hold time at recipient.
Unlimited interlock time.
Limited Interlock time.
t
L
Comment
t
J
SpecID
A8.26
A8.27
A8.28
A8.29
A8.30
A8.32
A8.33
A8.34
A8.35
A8.31
31

Related parts for MEDIA5200KIT1