ADF4157BRUZ-RL Analog Devices Inc, ADF4157BRUZ-RL Datasheet - Page 2

no-image

ADF4157BRUZ-RL

Manufacturer Part Number
ADF4157BRUZ-RL
Description
IC,FREQUENCY SYNTHESIZER,CMOS,TSSOP,16PIN,PLASTIC
Manufacturer
Analog Devices Inc
Type
Fractional N Synthesizer (RF)r
Datasheet

Specifications of ADF4157BRUZ-RL

Pll
Yes
Input
CMOS
Output
Clock
Number Of Circuits
1
Ratio - Input:output
2:1
Differential - Input:output
Yes/No
Frequency - Max
6GHz
Divider/multiplier
Yes/Yes
Voltage - Supply
2.7 V ~ 3.3 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP
Frequency-max
6GHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-ADF4157EB1Z - BOARD EVALUATION FOR ADF4157
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
ADF4157
TABLE OF CONTENTS
Features .............................................................................................. 1
Applications ....................................................................................... 1
General Description ......................................................................... 1
Functional Block Diagram .............................................................. 1
Revision History ............................................................................... 2
Specifications ..................................................................................... 3
Absolute Maximum Ratings ............................................................ 5
Pin Configurations and Function Descriptions ........................... 6
Typical Performance Characteristics ............................................. 8
Circuit Description ........................................................................... 9
REVISION HISTORY
1/09—Rev. 0 to Rev. A
Changes to Figure 1 .......................................................................... 1
Changes to Reference Characteristics Parameter, Table 1 .......... 3
Changes to Table 3 ............................................................................ 5
Changes to Figure 4 and Table 5 ..................................................... 6
Changes to Figure 15 ...................................................................... 10
Changes to Figure 16 ...................................................................... 11
Changes to Figure 17 ...................................................................... 12
Changes to Figure 19 ...................................................................... 15
Added Negative Bleed Current Section, CLK Divider Mode
Section, and 12-Bit Clock Divider Value Section ....................... 17
Timing Specifications .................................................................. 4
Thermal Resistance ...................................................................... 5
ESD Caution .................................................................................. 5
Reference Input Section ............................................................... 9
RF Input Stage ............................................................................... 9
RF INT Divider ............................................................................. 9
25-Bit Fixed Modulus .................................................................. 9
INT, FRAC, and R Relationship ................................................. 9
RF R Counter ................................................................................ 9
Phase Frequency Detector (PFD) and Charge Pump ............ 10
MUXOUT and Lock Detect ...................................................... 10
Input Shift Register..................................................................... 10
Rev. A | Page 2 of 24
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
Register Maps .................................................................................. 11
Applications Information .............................................................. 18
Outline Dimensions ....................................................................... 21
Changes to Reserved Bits Section and Figure 21 ....................... 17
Deleted Interfacing Section ........................................................... 18
Added Fastlock Timer and Register Sequences Section,
Fastlock: An Example Section, and Fastlock: Loop Filter
Topology Section ............................................................................ 19
Added Figure 22 and Figure 23; Renumbered Sequentially ..... 19
Added Operating with Wide Loop Filter Bandwidths
Section .............................................................................................. 20
Updated Outline Dimensions ....................................................... 21
7/07—Revision 0: Initial Version
Program Modes .......................................................................... 10
FRAC/INT Register (R0) Map.................................................. 12
LSB FRAC Register (R1) Map .................................................. 13
R Divider Register (R2) Map .................................................... 14
Function Register (R3) Map ..................................................... 16
Test Register (R4) Map .............................................................. 17
Initialization Sequence .............................................................. 18
RF Synthesizer: A Worked Example ........................................ 18
Reference Doubler and Reference Divider ............................. 18
Cycle Slip Reduction for Faster Lock Times ........................... 18
Fastlock Timer and Register Sequences .................................. 19
Fastlock: An Example ................................................................ 19
Fastlock: Loop Filter Topology ................................................. 19
Spur Mechanisms ....................................................................... 19
Low Frequency Applications .................................................... 20
Filter Design—ADIsimPLL ....................................................... 20
Operating with Wide Loop Filter Bandwidths ....................... 20
PCB Design Guidelines for the Chip Scale Package .............. 20
Ordering Guide .......................................................................... 21
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 

Related parts for ADF4157BRUZ-RL