1892YLF IDT, Integrated Device Technology Inc, 1892YLF Datasheet - Page 44

no-image

1892YLF

Manufacturer Part Number
1892YLF
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of 1892YLF

Lead Free Status / RoHS Status
Compliant
7.3.4.2 PMA Receive Modules
7.3.5 PCS Control Signal Generation
ICS1892, Rev. D, 2/26/01
The ICS1892 PMA Receive module provides the following two functions:
The Receive Clock PLL requires a clock reference to acquire lock. Without a clock source, it continually
searches for a reference signal. Therefore, when the ICS1892 does not detect the presence of any signal
on its receive channel, it uses a Transmit Clock function to generate a reference for the Receive Clock PLL.
This is TBD.
The PMA Link Monitoring function observes the Receive Clock PLL. If the Receive Clock PLL cannot
acquire ‘lock’ on the serial data stream, it asserts an error signal. The status of this error signal can be read
in the QuickPoll Detailed Status Register’s PLL Lock Error bit (bit 17.9). This bit is a latching high (LH) bit.
(For more information on latching high and latching low bits, see
Section 8.1.4.2, “Latching Low
In general, the ICS1892 PMA Link Monitor functions continually audit the state of the connection with the
remote link partner. They assert a receive channel error if a receive signal is not detected or if a PLL Lock
Error occurs. These errors, in turn, generate a link fault and force the link monitor functions to clear both the
Status Register’s Link Status bit (bit 1.2) and the QuickPoll Detailed Status Register’s Link Status bit (bit
17.0).
For the PCS sublayer, there are two control signals: a Carrier Sense signal (CRS) and a Collision Detect
signal (COL).
The CRS control signals is generated as follows:
1. When a logic zero is detected in an idle bit stream, the Receive Functions examine the ensuing bits.
2. When the Receive Functions find the first two non-contiguous zero bits, the Receive state machine
3. As a result, the Boolean Receiving variable is set to TRUE.
4. Consequently, the Carrier Sense state machine moves into the Carrier Sense ‘on’ state, which asserts
5. If the PCS Functions:
The COL control signal is generated by the transmit modules. For details, see
Transmit
NRZI Decoding
Receive Clock Recovery
The Receive Clock Recovery function consists of a phase-locked loop (PLL) that operates on the serial
data stream received from the PMD sublayer. This PLL automatically synchronizes itself to the clock
encoded in the serial data stream and then provides both a recovered clock and data stream to the PCS.
– The Receive module performs the NRZI decoding on the serial bit stream received from the
– The PMA extracts the clock embedded in the serial data stream.
moves into the Carrier Detect state.
the CRS signal.
a. Cannot confirm either the /I/J/ (IDLE, J) symbols or the /J/K/ symbols, the receive error signal
b. Can confirm the /I/J/K/ symbols, then the Receive state machine transitions to the ‘Receive’ state.
ICS1892 Data Sheet
Twisted-Pair Physical Medium Dependent (TP-PMD) sublayer. It converts the bit stream to a
unipolar, positive, binary format which the PMA subsequently passes it to the PCS.
(RX_ER) is asserted, and the Receive state machine returns to the IDLE state. In IDLE, the
Boolean Receiving variable is set to FALSE, thereby causing the Carrier Sense state machine to
set the CRS signal to FALSE.
Module”.
© 2000-2001, Integrated Circuit Systems, Inc.
All rights reserved.
Bits”.)
44
Section 8.1.4.1, “Latching High Bits”
Section 7.3.3.1, “PCS
Chapter 7 Functional Blocks
February 26, 2001
and

Related parts for 1892YLF