CY8C5386LTI-005 Cypress Semiconductor Corp, CY8C5386LTI-005 Datasheet - Page 9

no-image

CY8C5386LTI-005

Manufacturer Part Number
CY8C5386LTI-005
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY8C5386LTI-005

Lead Free Status / RoHS Status
Compliant
3. Pin Descriptions
IDAC0, IDAC2. Low resistance output pin for high current DACs
(IDAC).
OpAmp0out, OpAmp2out. High current output of uncommitted
opamp
Extref0, Extref1. External reference input to the analog system.
OpAmp0-, OpAmp2-. Inverting input to uncommitted opamp.
OpAmp0+, OpAmp2+. Noninverting input to uncommitted
opamp.
GPIO. General purpose I/O pin provides interfaces to the CPU,
digital peripherals, analog peripherals, interrupts, LCD segment
drive, and CapSense
I2C0: SCL, I2C1: SCL. I
on an address match. Any I/O pin can be used for I
wake from sleep is not required.
I2C0: SDA, I2C1: SDA. I
on an address match. Any I/O pin can be used for I
wake from sleep is not required.
Ind. Inductor connection to boost pump.
kHz XTAL: Xo, kHz XTAL: Xi. 32.768 kHz crystal oscillator pin.
MHz XTAL: Xo, MHz XTAL: Xi. 4 to 33 MHz crystal oscillator
pin.
nTRST. Optional JTAG Test Reset programming and debug port
connection to reset the JTAG connection.
SIO. Special I/O provides interfaces to the CPU, digital periph-
erals and interrupts with a programmable high threshold voltage,
Document Number: 001-55035 Rev. *F
Note
4. GPIOs with OpAmp outputs are not recommended for use with CapSense
[4]
.
Figure 2-4. Example PCB Layout for 100-Pin TQFP Part for Optimal Analog Performance
[4]
.
2
2
C SCL line providing wake from sleep
C SDA line providing wake from sleep
Plane
Vssd
PRELIMINARY
Vddd
2
2
C SDA if
C SCL if
Vssd
analog comparator, high sink current, and high impedance state
when the device is unpowered.
SWDCK. Serial Wire Debug Clock programming and debug port
connection.
SWDIO. Serial Wire Debug Input and Output programming and
debug port connection.
TCK. JTAG Test Clock programming and debug port connection.
TDI. JTAG Test Data In programming and debug port
connection.
TDO. JTAG Test Data Out programming and debug port
connection.
TMS. JTAG Test Mode Select programming and debug port
connection.
TRACECLK. Cortex-M3
TRACEDATA pins.
TRACEDATA[3:0]. Cortex-M3
output data.
SWV. Single Wire Viewer output.
USBIO, D+. Provides D+ connection directly to a USB 2.0 bus.
May be used as a digital I/O pin; it is powered from Vddd instead
of from a Vddio. Pins are No Connect (NC) on devices without
USB.
USBIO, D-. Provides D- connection directly to a USB 2.0 bus.
May be used as a digital I/O pin; it is powered from Vddd instead
of from a Vddio. Pins are No Connect (NC) on devices without
USB.
Vboost. Power sense connection to boost pump.
Vbat. Battery supply to boost pump.
PSoC
Vssa
[2]
[2]
Vdda
®
5: CY8C53 Family Data Sheet
Plane
Vssa
TRACEPORT
TRACEPORT
connection,
connections,
Page 9 of 97
clocks
[+] Feedback

Related parts for CY8C5386LTI-005