SJA1000T/N1 NXP Semiconductors, SJA1000T/N1 Datasheet - Page 22

CONTROLLER, CAN, STANDALONE, 28SOIC

SJA1000T/N1

Manufacturer Part Number
SJA1000T/N1
Description
CONTROLLER, CAN, STANDALONE, 28SOIC
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SJA1000T/N1

Data Rate
1000Kbps
Number Of Transceivers
1
Power Down Mode
Sleep
Standard Supported
CAN 2.0B
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (min)
4.5V
Package Type
SO
Supply Current
15mA
Operating Temperature (max)
125C
Operating Temperature (min)
-40C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
28
Controller Family/series
SJA1000
Digital Ic Case Style
SOIC
Supply Voltage Range
4.5V To 5.5V
Operating Temperature Range
-40°C To +125°C
No. Of Pins
28
Svhc
No SVHC (18-Jun-2010)
Base
RoHS Compliant
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SJA1000T/N1
Manufacturer:
NXP
Quantity:
8 000
Part Number:
SJA1000T/N1
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
SJA1000T/N1
0
Part Number:
SJA1000T/N1,118
Manufacturer:
XILINX
Quantity:
125
Part Number:
SJA1000T/N1,118
Manufacturer:
NXP
Quantity:
250
Part Number:
SJA1000T/N1,118
Manufacturer:
NXP
Quantity:
250
Part Number:
SJA1000T/N1,118
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Philips Semiconductors
Notes
1. It should be noted that the registers are repeated within higher CAN address areas (the most significant bit of the
2. Test register is used for production testing only. Using this register during normal operation may result in undesired
3. SFF = Standard Frame Format.
4. EFF = Extended Frame Format.
5. These address allocations reflect the FIFO RAM space behind the current message. The contents are random after
6. Some bits are writeable in reset mode only (CAN mode, CBP, RXINTEN and clock off).
2000 Jan 04
ADDRESS
27
28
29
30
31
32
33
95
96
108
109
110
111
112
127
Stand-alone CAN controller
CAN
8-bit CPU address is not decoded: CAN address 128 continues with CAN address 0 and so on).
behaviour of the device.
power-up and contain the beginning of the next message which is received after the current one. If no further
message is received, parts of old messages may occur here.
(FIFO RAM);
note 5
(FIFO RAM);
note 5
RX message counter
RX buffer start address
clock divider
internal RAM address 0 (FIFO)
internal RAM address 1 (FIFO)
internal RAM address 63
(FIFO)
internal RAM address 64
(TX buffer)
internal RAM address 76
(TX buffer)
internal RAM address 77 (free)
internal RAM address 78 (free)
internal RAM address 79 (free)
(00H)
(00H)
READ
RX data 7
RX data 8
OPERATING MODE
clock divider; note 6
22
WRITE
TX data 7
TX data 8
reserved (00H)
reserved (00H)
RX message
counter
RX buffer start
address
clock divider
internal RAM
address 0
internal RAM
address 1
internal RAM
address 63
internal RAM
address 64
internal RAM
address 76
internal RAM
address 77
internal RAM
address 78
internal RAM
address 79
(00H)
(00H)
READ
RESET MODE
Product specification
RX buffer start
address
clock divider
internal RAM
address 0
internal RAM
address 1
internal RAM
address 63
internal RAM
address 64
internal RAM
address 76
internal RAM
address 77
internal RAM
address 78
internal RAM
address 79
SJA1000
WRITE

Related parts for SJA1000T/N1