ICS9248DF-39T IDT, Integrated Device Technology Inc, ICS9248DF-39T Datasheet - Page 12

no-image

ICS9248DF-39T

Manufacturer Part Number
ICS9248DF-39T
Description
IC GEN/BUFFER PENTIUM PRO 48SSOP
Manufacturer
IDT, Integrated Device Technology Inc
Type
Frequency Generatorr
Datasheet

Specifications of ICS9248DF-39T

Input
Crystal
Output
Clock
Frequency - Max
150MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
48-SSOP
Frequency-max
150MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
9248DF-39T
CPU_STOP# Timing Diagram
CPU_STOP# is an asychronous input to the clock synthesizer. It is used to turn off the CPU clocks for low power
operation. CPU_STOP# is synchronized by the ICS9248-39. The minimum that the CPU clock is enabled (CPU_STOP#
high pulse) is 100 CPU clocks. All other clocks will continue to run while the CPU clocks are disabled. The CPU clocks
will always be stopped in a low state and start in such a manner that guarantees the high pulse width is a full pulse.
CPU clock on latency is less than 4 CPU clocks and CPU clock off latency is less than 4 CPU clocks.
0277G—08/04/04
Notes:
1. All timing is referenced to the internal CPU clock.
2. CPU_STOP# is an asynchronous input and metastable conditions may exist. This signal is
3. IOAPIC output is Stopped Glitch Free by CPUSTOP# going low.
4. SDRAM-F output is controlled by Buffer in signal, not affected by the ICS9248-39
5. All other clocks continue to run undisturbed.
ICS9248-39
synchronized to the CPU clocks inside the ICS9248-39.
CPU_STOP# signal. SDRAM (0:11) are controlled as shown.
12

Related parts for ICS9248DF-39T