ICS97ULP877AH IDT, Integrated Device Technology Inc, ICS97ULP877AH Datasheet - Page 2

no-image

ICS97ULP877AH

Manufacturer Part Number
ICS97ULP877AH
Description
IC CLOCK DRIVER 1.8V LP 52-BGA
Manufacturer
IDT, Integrated Device Technology Inc
Type
PLL Clock Driverr
Datasheet

Specifications of ICS97ULP877AH

Input
Clock
Output
SSTL-18
Frequency - Max
410MHz
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
52-BGA
Frequency-max
410MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
97ULP877AH

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS97ULP877AH
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS97ULP877AHLF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS97ULP877AHLFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS97ULP877AHT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
ICS97ULP877A
Pin Descriptions
The PLL clock buffer, ICS97ULP877A, is designed for a V
output levels. Package options include a plastic 52-ball VFBGA and a 40-pin MLF.
ICS97ULP877A is a zero delay buffer that distributes a differential clock input pair (CLK_INT, CLK_INC) to ten
differential pair of clock outputs (CLKT[0:9], CLKC[0:9]) and one differential pair feedback clock outputs (FB_OUTT,
FBOUTC). The clock outputs are controlled by the input clocks (CLK_INT, CLK_INC), the feedback clocks (FB_INT,
FB_INC), the LVCMOS program pins (OE, OS) and the Analog Power input (AVDD). When OE is low, the outputs (except
FB_OUTT/FB_OUTC) are disabled while the internal PLL continues to maintain its locked-in frequency. OS (Output
Select) is a program pin that must be tied to GND or V
OS is low, OE has no effect on CLKT7/CLKC7 (they are free running in addition to FB_OUTT/FB_OUTC). When AV
is grounded, the PLL is turned off and bypassed for test purposes.
When both clock signals (CLK_INT, CLK_INC) are logic low, the device will enter a low power mode. An input logic
detection circuit on the differential inputs, independent from the input buffers, will detect the logic low level and perform
a low power state where all outputs, the feedback and the PLL are OFF. When the inputs transition from both being logic
low to being differential signals, the PLL will be turned back on, the inputs and outputs will be enabled and the PLL
will obtain phase lock between the feedback clock pair (FB_INT, FB_INC) and the input clock pair (CLK_INT, CLK_INC)
within the specified stabilization time t
The PLL in ICS97ULP877A clock driver uses the input clocks (CLK_INT, CLK_INC) and the feedback clocks (FB_INT,
FB_INC) to provide high-performance, low-skew, low-jitter output differential clocks (CLKT[0:9], CLKC[0:9]).
ICS97ULP877A is also able to track Spread Spectrum Clocking (SSC) for reduced EMI.
ICS97ULP877A is characterized for operation from 0°C to 70°C.
7116—03/27/07
F
F
C
T
C
C
C
F
F
B
r e
B
L
L
N
A
L
L
B
A
B
G
_
_
V
K
K
G
K
K
O
O
a
N
m
V
_
_
O
O
N
D
[ T
[ C
_
_
m
N
E
S
B
N I
N I
D
D
U
n i
N I
U
D
N I
Q
D
: 0
: 0
D
e
T
C
T
T
l a
T
C
] 9
] 9
C
T
C
C
F
C
F
C
O
O
G
L
C
C
N
A
A
e
e
o
n
n
o
o
o l
o
o
o l
o
u
u
o r
e
e
g
a
m
m
m
a
m
p t
p t
k c
k c
b
d
u
c i
d
o l
o l
p
p
p
l l a
p
t u
t u
b
n
b
g
e l
e l
a
e l
g
e l
a
d
o
a
n i
n
E
S
k c
u
G
k c
m
m
m
p
n
p
d
p t
n
e
a t
o r
o
e
e
e
t u
a
e l
c
o
w
c
u
n
n
n
y r
u
o l
b
u
o l
t c
s t
a t
a t
a t
r e
i w
n
e l
p t
k c
k c
d
c
y r
y r
y r
t (
h t
t u
A (
o l
e i
o
e f
e f
c
n i
k c
a
u
y s
p
d
o l
e
e
p
p t
o
1 (
o t
k c
d
d
n
w
t u
n i
t u
b
b
c
0
r e
p
h
G
a
a
o
K
t u
o r
k c
k c
u
N
1 -
p t
n
D
i w
0
c
c
o
u
0
o l
o l
u
r o
s t
h t
STAB
K
) s
D
k c
k c
V
e
a
O
D
n i
o
s
D
1 (
h
u
.
c
Q
p
m
p t
)
i r
0
t u
)
K
t u
t p
p
1 -
o i
u
0
d l l
n
0
K
o
DDQ
w
O
n
h
e r
m
. When OS is high, OE will function as described above. When
s
)
2
DDQ
t s i
p
u
r o
d l l
of 1.8 V, a AV
o
w
n
e r
s
t s i
r o
DD
1
D
D
D
D
D
D
L
L
1
D
D
G
G
V
V
8 .
8 .
f i
f i
f i
f i
f i
f i
f i
f i
o r
o r
of 1.8 V and differential data input and
C
C
C
e f
e f
e f
e f
e f
e f
e f
e f
V
u
u
V
M
M
h
e r
e r
e r
e r
e r
e r
e r
e r
n
n
n
a
O
O
E
d
n
d
t n
t n
t n
o
t n
t n
t n
t n
t n
a r
o
e l
S
S
m
l a i
l a i
l a i
l a i
l a i
m
l a i
l a i
l a i
c
n i
c
n i
n i
n i
e t
r t
n i
o
o
l a
o
o
p
p
n i
n i
n i
l a
u
u
u
u
t u
t u
c i
p
i r
p
p
p
p t
p t
p t
p t
t u
t s
l a
t u
t u
t u
t u
t u
u
u
s t
s t
c i
s
DD

Related parts for ICS97ULP877AH