ICS8533AG-01LF IDT, Integrated Device Technology Inc, ICS8533AG-01LF Datasheet
ICS8533AG-01LF
Specifications of ICS8533AG-01LF
Available stocks
Related parts for ICS8533AG-01LF
ICS8533AG-01LF Summary of contents
Page 1
G D ENERAL ESCRIPTION The ICS8533- low skew, high performance 1-to-4 Differential-to-3.3V LVPECL Fanout Buffer. The ICS8533- 01 has two selectable clock inputs. The CLK, nCLK pair can accept most standard differential input levels. The PCLK, nPCLK pair ...
Page 2
ABLE IN ESCRIPTIONS ...
Page 3
T 3A ABLE ONTROL NPUT UNCTION ...
Page 4
BSOLUTE AXIMUM ATINGS Supply Voltage Inputs Outputs Continuous Current Surge Current Package Thermal Impedance, JA Storage Temperature, T STG T 4A ABLE OWER UPPLY HARACTERISTICS S y ...
Page 5
T 4D. LVPECL DC C ABLE HARACTERISTICS ...
Page 6
The spectral purity in a band at a specific offset from the funda- mental compared to the power of the fundamental is called the dBc Phase Noise. This value is normally expressed using a Phase noise plot and is most ...
Page 7
P ARAMETER LVPECL V EE -1.3V ± 0.165 3. UTPUT OAD EST IRCUIT nQx Qx nQy Qy t sk( UTPUT KEW 80% Clock 20% Outputs ...
Page 8
IRING THE IFFERENTIAL NPUT TO Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage V_REF = V generated by the bias resistors R1, R2 and C1. This bias ...
Page 9
IFFERENTIAL LOCK NPUT NTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both V SWING the V and V input requirements. Figures show PP CMR interface examples for ...
Page 10
LVPECL LOCK NPUT NTERFACE The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both V and V SWING and V input requirements. Figures show interface CMR examples for the PCLK/nPCLK input driven ...
Page 11
This section provides information on power dissipation and junction temperature for the ICS8533-01. Equations and example calculations are also provided. 1. Power Dissipation. The total power dissipation for the ICS8533-01 is the sum of the core power plus the power ...
Page 12
Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 6. F IGURE T o calculate worst case power dissipation into the ...
Page 13
ABLE VS IR LOW ABLE FOR JA Single-Layer PCB, JEDEC Standard Test Boards Multi-Layer PCB, JEDEC Standard Test Boards NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains ...
Page 14
ACKAGE UTLINE UFFIX FOR T ABLE Reference Document: JEDEC Publication 95, MS-153 8533AG- IFFERENTIAL TO TSSOP EAD ACKAGE IMENSIONS ...
Page 15
ABLE RDERING NFORMATION ...
Page 16
...
Page 17
We’ve Got Your Timing Solution. 6024 Silver Creek Valley Road San Jose, CA 95138 © 2010 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, the IDT logo, ICS and HiPerClockS are trademarks of ...