IDT5V991A-2J IDT, Integrated Device Technology Inc, IDT5V991A-2J Datasheet - Page 2

no-image

IDT5V991A-2J

Manufacturer Part Number
IDT5V991A-2J
Description
IC CLK DVR PLL 3.3V PROGR 32PLCC
Manufacturer
IDT, Integrated Device Technology Inc
Series
TurboClock™r
Type
PLL Clock Driverr
Datasheet

Specifications of IDT5V991A-2J

Pll
Yes with Bypass
Input
LVTTL
Output
LVTTL
Number Of Circuits
1
Ratio - Input:output
1:8
Differential - Input:output
No/No
Frequency - Max
85MHz
Divider/multiplier
Yes/Yes
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
32-PLCC
Frequency-max
85MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
5V991A-2J

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT5V991A-2J
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT5V991A-2J
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT5V991A-2JG
Manufacturer:
IDT
Quantity:
116
Part Number:
IDT5V991A-2JG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT5V991A-2JG8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT5V991A-2JGI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT5V991A-2JGI8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
PIN CONFIGURATION
PIN DESCRIPTION
NOTE:
1.When TEST = MID and GND/sOE = HIGH, PLL remains active with nF[
in effect unless nF[
PROGRAMMABLE SKEW
for PCB trace delays, backplane propagation delays or to accommodate
requirements for special timing relationships between clocked compo-
nents. Skew is selectable as a multiple of a time unit t
order of a nanosecond (see PLL Programmable Skew Range and Resolution
Table). There are nine skew configurations available for each output
pair. These configurations are chosen by the nF
IDT5V991A
3.3V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK
GND/ sOE
Output skew with respect to the REF input is adjustable to compensate
Pin Name
V
TEST
nQ[
nF[
CCQ
GND
V
V
REF
FB
FS
CCN
CCQ
1:0
1:0
/PE
V
(1)
CCQ
]
]
V
G ND
G ND
(1)
/PE
4Q
4Q
CC N
3F
4F
4F
1
0
1
0
1
1:0
] = LL.
PWR
PWR
PWR
Type
OUT
5
6
7
8
9
10
11
12
13
I N
I N
I N
IN
IN
I N
I N
14
4
15
3
TOP VIEW
16
2
PLCC
Description
Reference Clock Input
Feedback Input
When MID or HIGH, disables PLL (except for conditions of Note 1). REF goes to all outputs. Skew selections (see Control
Summary Table) remain in effect. Set LOW for normal operation.
Synchronous Output Enable. When HIGH, it stops clock outputs (except 3Q
as the feedback signal to maintain phase lock. When TEST is held at MID level and GND/sOE is HIGH, the nF[
output disable controls for individual banks when nF[
Selectable positive or negative edge control. When LOW/HIGH the outputs are synchronized with the negative/positive edge of the
reference clock.
3-level inputs for selecting 1 of 9 skew taps or frequency functions
Selects appropriate oscillator circuit based on anticipated frequency range. (See PLL Programmable Skew Range.)
Four banks of two outputs with programmable skew
Power supply for output buffers
Power supply for phase locked loop and other internal circuitry
Ground
17
1
32
18
31
19
30
20
1:0
29
28
27
26
25
24
23
22
21
control pins. In order
U
2F
GND/sO E
1F
1F
1Q
1Q
GND
GND
V
which is of the
CC N
0
1
0
0
1
1:0
] = LL functioning as an output disable control for individual output banks. Skew selections remain
2
ABSOLUTE MAXIMUM RATINGS
NOTE:
1. Stresses beyond those listed under ABSOLUTE MAXIMUM RATINGS may cause
CAPACITANCE
NOTE:
1. Capacitance applies to all inputs except TEST, FS, and nF1:0.
to minimize the number of control pins, 3-level inputs (HIGH-MID-LOW)
are used, they are intended for but not restricted to hard-wiring. Undriven
3-level inputs default to the MID level. Where programmable skew is
not a requirement, the control pins can be left open for the zero skew
default setting. The Control Summary Table shows how to select specific
skew taps by using the nF
Parameter
Symbol
V
T
T
J
STG
I
permanent damage to the device. These are stress ratings only, and functional
operation of the device at these or any other conditions above those indicated in the
operational sections of this specification is not implied. Exposure to absolute-
maximum-rated conditions for extended periods may affect device reliability.
1:0
C
IN
] = LL. Set GND/sOE LOW for normal operation.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
Supply Voltage to Ground
DC Input Voltage
REF Input Voltage
Junction Temperature
Storage Temperature
Description
Input Capacitance
Description
0
and 3Q
1:0
(T
control pins.
A
= +25°C, f = 1MHz, V
1
) in a LOW state - 3Q
–0.5 to V
–0.5 to +5.5
Typ.
–65 to +150
–0.5 to +7
0
5
IN
and 3Q
Max
150
= 0V)
1:0
CC
] pins act as
Max.
+0.5
1
7
(1)
may be used
Unit
Unit
° C
° C
pF
V
V
V

Related parts for IDT5V991A-2J