AD7328BRUZ Analog Devices Inc, AD7328BRUZ Datasheet - Page 29

IC ADC 12BIT+ SAR 8CHAN 20TSSOP

AD7328BRUZ

Manufacturer Part Number
AD7328BRUZ
Description
IC ADC 12BIT+ SAR 8CHAN 20TSSOP
Manufacturer
Analog Devices Inc
Datasheets

Specifications of AD7328BRUZ

Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Design Resources
Using AD7328 in Appls with Single-Ended Industrial-Level Signals (CN0047)
Number Of Bits
12
Sampling Rate (per Second)
1M
Number Of Converters
1
Power Dissipation (max)
30mW
Voltage Supply Source
Dual ±
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-TSSOP (0.173", 4.40mm Width)
Resolution (bits)
13bit
Sampling Rate
1MSPS
Input Channel Type
Pseudo Differential, Single Ended
Supply Current
900µA
Digital Ic Case Style
TSSOP
No. Of Pins
20
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-AD7328CBZ - BOARD EVALUATION FOR AD7328
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7328BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7328BRUZ-REEL7
Manufacturer:
ALLEGRO
Quantity:
1 200
AUTOSHUTDOWN MODE
(PM1 = 1, PM0 = 0)
Once the autoshutdown mode is selected, the AD7328 auto-
matically enters shutdown on the 15
autoshutdown mode, all internal circuitry is powered down.
The AD7328 retains information in the registers during
autoshutdown. The track-and-hold is in hold mode during
autoshutdown. On the rising CS edge, the track-and-hold,
which was in hold during shutdown, returns to track as the
AD7328 begins to power up. The time to power-up from auto-
shutdown is 500 μs.
When the control register is programmed to transition to
autoshutdown mode, it does so on the 15
Figure 50 shows the part entering the autoshutdown mode.
When the AD7328 is in autoshutdown mode, the CS signal
must remain low to keep the part in autoshutdown mode. The
AD7328 automatically begins to power up on the CS rising edge.
The t
bringing the CS signal low, can take place. After this valid con-
version is complete, the AD7328 powers down again on the 15
SCLK rising edge. The CS signal must remain low to keep the
part in autoshutdown mode.
SDATA
SCLK
POWER-UP
DIN
CS
is required before a valid conversion, initiated by
CONTROL REGISTER IS LOADED ON THE FIRST 15 CLOCKS,
1
DATA INTO CONTROL REGISTER
PART ENTERS SHUTDOWN MODE
ON THE 15TH RISING SCLK EDGE
AS PM1 = 1, PM0 = 0
PM1 = 1, PM0 = 0
VALID DATA
th
SCLK rising edge. In
th
SCLK rising edge.
Figure 50. Entering Autoshutdown/Autostandby Mode
15
PART BEGINS TO POWER
UP ON CS RISING EDGE
16
Rev. B | Page 29 of 36
th
AUTOSTANDBY MODE
(PM1 = 0, PM0 = 1)
In autostandby mode, portions of the AD7328 are powered
down, but the on-chip reference remains powered up. The
reference bit in the control register should be 1 to ensure that
the on-chip reference is enabled. This mode is similar to auto-
shutdown but allows the AD7328 to power up much faster,
which allows faster throughput rates.
As is the case with autoshutdown mode, the AD7328 enters
standby on the 15
is updated (see Figure 50). The part retains information in the
registers during standby. The AD7328 remains in standby until
it receives a CS rising edge. The ADC begins to power up on the
CS rising edge. On the CS rising edge, the track-and-hold,
which was in hold mode while the part was in standby, returns
to track.
The power-up time from standby is 700 ns. The user should
ensure that 700 ns have elapsed before bringing CS low to
attempt a valid conversion. After this valid conversion is
complete, the AD7328 again returns to standby on the 15
SCLK rising edge. The CS signal must remain low to keep the
part in standby mode.
Figure 50 shows the part entering autoshutdown mode. The
sequence of events is the same when entering autostandby mode.
In Figure 50, the power management bits are configured for auto-
shutdown. For autostandby mode, the power management bits,
PM1 and PM0, should be set to 0 and 1, respectively.
t
POWER-UP
THE PART IS FULLY POWERED UP
ONCE
t
POWER-UP
1
th
SCLK rising edge when the control register
HAS ELAPSED
DATA INTO CONTROL REGISTER
VALID DATA
15
AD7328
16
th

Related parts for AD7328BRUZ