AD9258BCPZ-125 Analog Devices Inc, AD9258BCPZ-125 Datasheet - Page 15

IC ADC 14BIT 125MSPS DL 64LFCSP

AD9258BCPZ-125

Manufacturer Part Number
AD9258BCPZ-125
Description
IC ADC 14BIT 125MSPS DL 64LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9258BCPZ-125

Data Interface
Serial
Design Resources
High Performance, Dual Channel IF Sampling Receiver (CN0140)
Number Of Bits
14
Sampling Rate (per Second)
125M
Number Of Converters
2
Power Dissipation (max)
788mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LFCSP
Resolution (bits)
14bit
Sampling Rate
125MSPS
Input Channel Type
Differential
Supply Voltage Range - Analog
1.7V To 1.9V
Supply Voltage Range - Digital
1.7V To 1.9V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9258BCPZ-125
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Table 9. Pin Function Descriptions (Interleaved Parallel LVDS Mode)
Pin No.
ADC Power Supplies
10, 19, 28, 37
49, 50, 53, 54, 59,
60, 63, 64
4, 5, 6, 7
0
ADC Analog
51
52
62
61
55
56
58
57
1
2
Digital Input
3
Digital Outputs
9
8
12
11
14
13
Mnemonic
DRVDD
AVDD
NC
AGND,
Exposed Pad
VIN+A
VIN−A
VIN+B
VIN−B
VREF
SENSE
RBIAS
VCM
CLK+
CLK−
SYNC
D0+ (LSB)
D0− (LSB)
D1+
D1−
D2+
D2−
NOTES
1. NC = NO CONNECT.
2. THE EXPOSED THERMAL PAD ON THE BOTTOM OF THE PACKAGE
D0– (LSB)
D0+ (LSB)
PROVIDES THE ANALOG GROUND FOR THE PART. THIS EXPOSED
PAD MUST BE CONNECTED TO GROUND FOR PROPER OPERATION.
DRVDD
Figure 7. LFCSP Interleaved Parallel LVDS Pin Configuration (Top View)
SYNC
Type
Supply
Supply
Ground
Input
Input
Input
Input
Input/Output
Input
Input/Output
Output
Input
Input
Input
Output
Output
Output
Output
Output
Output
CLK+
CLK–
D1–
D1+
D2–
D2+
D3–
D3+
NC
NC
NC
NC
10
11
12
13
14
15
16
1
2
3
4
5
6
7
8
9
PIN 1
INDICATOR
Description
Digital Output Driver Supply (1.8 V Nominal).
Analog Power Supply (1.8 V Nominal).
Do Not Connect.
The exposed thermal pad on the bottom of the package provides the analog
ground for the part. This exposed pad must be connected to ground for proper
operation.
Differential Analog Input Pin (+) for Channel A.
Differential Analog Input Pin (−) for Channel A.
Differential Analog Input Pin (+) for Channel B.
Differential Analog Input Pin (−) for Channel B.
Voltage Reference Input/Output.
Voltage Reference Mode Select. See Table 11 for details.
External Reference Bias Resistor.
Common-Mode Level Bias Output for Analog Inputs.
ADC Clock Input—True.
ADC Clock Input—Complement.
Digital Synchronization Pin. Slave mode only.
Channel A/Channel B LVDS Output Data 0—True.
Channel A/Channel B LVDS Output Data 0—Complement.
Channel A/Channel B LVDS Output Data 1—True.
Channel A/Channel B LVDS Output Data 1—Complement.
Channel A/Channel B LVDS Output Data 2—True.
Channel A/Channel B LVDS Output Data 2—Complement.
Rev. A | Page 15 of 44
PARALLEL LVDS
(Not to Scale)
AD9258
TOP VIEW
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
PDWN
OEB
CSB
SCLK/DFS
SDIO/DCS
OR+
OR–
D13+ (MSB)
D13– (MSB)
D12+
D12–
DRVDD
D11+
D11–
D10+
D10–
AD9258

Related parts for AD9258BCPZ-125