XA2C256-8TQG144Q Xilinx Inc, XA2C256-8TQG144Q Datasheet - Page 6

IC CPLD 256MCELL 118 I/O 144TQFP

XA2C256-8TQG144Q

Manufacturer Part Number
XA2C256-8TQG144Q
Description
IC CPLD 256MCELL 118 I/O 144TQFP
Manufacturer
Xilinx Inc
Series
CoolRunner IIr
Datasheet

Specifications of XA2C256-8TQG144Q

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.0ns
Voltage Supply - Internal
1.7 V ~ 1.9 V
Number Of Logic Elements/blocks
16
Number Of Macrocells
256
Number Of Gates
6000
Number Of I /o
118
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
144-TQFP, 144-VQFP
Features
JTAG
Voltage
1.8V
Memory Type
CMOS
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Logic Elements/cells
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XA2C256-8TQG144Q
Manufacturer:
XILINX
Quantity:
230
Part Number:
XA2C256-8TQG144Q
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XA2C256-8TQG144Q
Manufacturer:
XILINX
0
DS555 (v1.2) June 22, 2009
Product Specification
Notes:
1.
2.
3.
4.
F
F
F
F
F
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
AO
APRPW
TOGGLE
SYSTEM1
SYSTEM2
EXT1
EXT2
PSUD
PSU1
PSU2
PHD
PH
PCO
OE
POE
MOE
PAO
SUEC
HEC
CW
PCW
DGSU
DGH
DGR
DGW
CDRSU
CDRH
CONFIG
F
data sheet for more information).
F
macrocell while F
F
Typical configuration current during T
Symbol
/T
TOGGLE
SYSTEM1
EXT1
/T
/T
(3)
(3)
OD
POD
MOD
(4)
(1)
(1/T
(2)
(2)
R
is the maximum clock frequency to which a T flip-flop can reliably toggle (see the CoolRunner-II Automotive CPLD family
(1/T
SU1
+T
CYCLE
Internal toggle rate
Maximum system frequency
Maximum system frequency
Maximum external frequency
Maximum external frequency
Direct input register p-term clock setup time
P-term clock setup time (single p-term)
P-term clock setup time (OR array)
Direct input register p-term clock hold time
P-term clock hold
P-term clock to output
Global OE to output enable/disable
P-term OE to output enable/disable
Macrocell driven OE to output enable/disable
P-term set/reset to output valid
Global set/reset to output valid
Register clock enable setup time
Register clock enable hold time
Global clock pulse width High or Low
P-term pulse width High or Low
Asynchronous preset/reset pulse width (High or Low)
Set-up before DataGATE latch assertion
Hold to DataGATE latch assertion
DataGATE recovery to new data
DataGATE low pulse width
CDRST setup time before falling edge GCLK2
Hold time CDRST after falling edge GCLK2
Configuration time
CO
SYSTEM2
) is the maximum external frequency using one p-term while F
) is the internal operating frequency for a device fully populated with one 16-bit counter through one p-term per
is through the OR array.
CONFIG
Parameter
is approximately 7.7 mA.
www.xilinx.com
XA2C256 CoolRunner-II Automotive CPLD
EXT2
is through the OR array.
Min.
2.0
1.0
3.1
0.0
7.5
1.7
1.5
1.2
1.6
7.5
0.0
6.0
3.5
2.0
0.0
-
-
-
-
-
-
-
-
-
-
-
-
-
-7
Max.
300
152
141
114
108
150
7.3
7.0
8.0
9.9
8.1
7.6
9.0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Min.
2.0
1.9
2.4
1.8
1.3
3.5
0.0
1.6
7.5
7.5
0.0
6.0
3.5
2.0
0.0
-
-
-
-
-
-
-
-
-
-
-
-
-8
Max.
300
139
130
106
101
150
8.4
7.0
9.1
9.9
8.6
7.6
9.3
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Units
MHz
MHz
MHz
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
μs
6

Related parts for XA2C256-8TQG144Q