ADSP-21261SKSTZ150 Analog Devices Inc, ADSP-21261SKSTZ150 Datasheet - Page 33

IC DSP 32BIT 150MHZ 144LQFP

ADSP-21261SKSTZ150

Manufacturer Part Number
ADSP-21261SKSTZ150
Description
IC DSP 32BIT 150MHZ 144LQFP
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Fixed/Floating Pointr

Specifications of ADSP-21261SKSTZ150

Interface
DAI, SPI
Clock Rate
150MHz
Non-volatile Memory
ROM (384 kB)
On-chip Ram
128kB
Voltage - I/o
3.30V
Voltage - Core
1.20V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
144-LQFP
No. Of Bits
32 / 40
Frequency
150MHz
Supply Voltage
1.2V
Embedded Interface Type
Serial
Supply Voltage Range
1.14V To 1.26V
Operating Temperature Range
0°C To +70°C
Digital Ic
RoHS Compliant
Device Core Size
32/40Bit
Architecture
Super Harvard
Format
Floating Point
Clock Freq (max)
150MHz
Mips
150
Device Input Clock Speed
150MHz
Ram Size
128KB
Program Memory Size
384KB
Operating Supply Voltage (typ)
1.2/3.3V
Operating Supply Voltage (min)
1.14/3.13V
Operating Supply Voltage (max)
1.26/3.47V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Package
144LQFP
Numeric And Arithmetic Format
Floating-Point
Maximum Speed
150 MHz
Device Million Instructions Per Second
150 MIPS
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21261SKSTZ150
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21261SKSTZ150
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Parallel Data Acquisition Port (PDAP)
The timing requirements for the PDAP are provided in
and
Channel 0 of the IDP. For details on the operation of the IDP,
see the IDP chapter of the ADSP-2126x Peripherals Manual.
Table 28. Parallel Data Acquisition Port (PDAP)
1
Parameter
Timing Requirements
t
t
t
t
t
t
Switching Characteristics
t
t
Source pins of DATA are ADDR7–0, DATA7–0, or DAI pins. Source pins for SCLK and FS are: 1) DAI pins, 2) CLKIN through PCG, or 3) DAI pins through PCG.
SPCLKEN
HPCLKEN
PDSD
PDHD
PDCLKW
PDCLK
PDHLDD
PDSTRB
Figure
24. PDAP is the parallel mode operation of
PDAP_CLKEN Setup Before PDAP_CLK Sample Edge
PDAP_CLKEN Hold After PDAP_CLK Sample Edge
PDAP_DAT Setup Before SCLK PDAP_CLK Sample Edge
PDAP_DAT Hold After SCLK PDAP_CLK Sample Edge
Clock Width
Clock Period
Delay of PDAP Strobe After Last PDAP_CLK Capture Edge for a Word
PDAP Strobe Pulse Width
(PDAP_STROBE)
(PDAP_CLKEN)
(PDAP_CLK)
DAI_P20–1
DAI_P20–1
DAI_P20–1
DATA
Figure 24. Parallel Data Acquisition Port (PDAP)
Rev. 0 | Page 33 of 44 | March 2006
Table 28
t
PDCLKW
SAMPLE EDGE
t
SPCLKEN
t
PDSD
1
t
PDHLDD
1
1
Note that the most significant 16 bits of external PDAP data can
be provided through either the parallel port AD15–0 or the
DAI_P20–5 pins. The remaining four bits can only be sourced
through DAI_P4–1. The timing below is valid at the
DAI_P20–1 pins or at the AD15–0 pins.
1
t
PDCLK
t
HPCLKEN
t
PDHD
t
PDSTRB
Min
2.5
2.5
2.5
2.5
7
20
2 × t
1 × t
CCLK
CCLK
– 1
Max
ADSP-21261
Unit
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21261SKSTZ150