EP2SGX60EF1152I4 Altera, EP2SGX60EF1152I4 Datasheet - Page 145

IC STRATIX II GX 60K 1152-FBGA

EP2SGX60EF1152I4

Manufacturer Part Number
EP2SGX60EF1152I4
Description
IC STRATIX II GX 60K 1152-FBGA
Manufacturer
Altera
Series
Stratix® II GXr
Datasheet

Specifications of EP2SGX60EF1152I4

Number Of Logic Elements/cells
60440
Number Of Labs/clbs
3022
Total Ram Bits
2544192
Number Of I /o
534
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1152-FBGA
Family Name
Stratix II GX
Number Of Logic Blocks/elements
60440
# I/os (max)
534
Frequency (max)
732.1MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.2V
Logic Cells
60440
Ram Bits
2544192
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
1152
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-2186

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX60EF1152I4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX60EF1152I4
Manufacturer:
ALTERA
0
Part Number:
EP2SGX60EF1152I4N
Manufacturer:
ALTERA
Quantity:
534
Part Number:
EP2SGX60EF1152I4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX60EF1152I4N
Manufacturer:
ALTERA
0
Part Number:
EP2SGX60EF1152I4N
Manufacturer:
ALTERA
Quantity:
300
Part Number:
EP2SGX60EF1152I4N
0
Altera Corporation
October 2007
780-pin FineLine BGA
780-pin FineLine BGA
1,152-pin FineLine BGA
1,152-pin FineLine BGA
1,508-pin FineLine BGA
Table 2–38. EP2SGX30 Device Differential Channels
Table 2–39. EP2SGX60 Device Differential Channels
Table 2–40. EP2SGX90 Device Differential Channels
Package
Package
Package
Transmitter/Receiver
Transmitter/Receiver
Transmitter/Receiver Total Channels
Transmitter
16 transmitter channels in I/O bank 1 or a maximum of 29 transmitter
channels in I/O banks 1 and 2. The Quartus II software can also merge
receiver and transmitter PLLs when a receiver is driving a transmitter. In
this case, one fast PLL can drive both the maximum numbers of receiver
and transmitter channels.
Receiver
Transmitter
Transmitter
Transmitter
Transmitter
Receiver
Receiver
Receiver
Receiver
Total Channels
Channels
Total
45
47
59
59
29
31
29
31
42
42
Note (1)
Note (1)
Note (1)
PLL1
Center Fast PLLs
Stratix II GX Device Handbook, Volume 1
23
23
30
30
Center Fast PLLs
PLL1
16
17
21
21
Center Fast PLLs Package
PLL1
16
17
PLL2
22
24
29
29
PLL2
13
14
21
21
Stratix II GX Architecture
Corner Fast PLLs
PLL7
Corner Fast PLLs
23
23
29
29
PLL7
21
21
PLL2
13
14
PLL8
PLL8
22
24
29
29
2–137
21
21

Related parts for EP2SGX60EF1152I4