EP1S25F672C7N Altera, EP1S25F672C7N Datasheet - Page 258

IC STRATIX FPGA 25K LE 672-FBGA

EP1S25F672C7N

Manufacturer Part Number
EP1S25F672C7N
Description
IC STRATIX FPGA 25K LE 672-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S25F672C7N

Number Of Logic Elements/cells
25660
Number Of Labs/clbs
2566
Total Ram Bits
1944576
Number Of I /o
473
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-1858
EP1S25F672C7N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S25F672C7N
Manufacturer:
ALTERA
Quantity:
3
Part Number:
EP1S25F672C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S25F672C7N
Manufacturer:
ALTERA
0
Part Number:
EP1S25F672C7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
f
frequency)
(LVDS,
LVPECL,
HyperTransport
technology)
f
W
f
operation
(LVDS,
LVPECL,
HyperTransport
technology)
HSCLK
HSCLK
HSDR
Table 4–125. High-Speed I/O Specifications for Flip-Chip Packages (Part 1 of 4)
Symbol
Device
(Clock
= f
HSDR
/
W = 4 to 30
(Serdes used)
W = 2 (Serdes
bypass)
W = 2 (Serdes
used)
W = 1 (Serdes
bypass)
W = 1 (Serdes
used)
J = 10
J = 8
J = 7
J = 4
J = 2
J = 1 (LVDS
and LVPECL
only)
Conditions
Tables 4–125
Min
150
100
300
300
300
300
300
100
100
10
50
-5 Speed Grade
and
Typ
4–126
Max
210
231
420
462
717
840
840
840
840
462
462
show the high-speed I/O timing for Stratix devices.
Min
150
100
300
300
300
300
300
100
100
10
50
-6 Speed Grade
Typ
Max
210
231
420
462
717
840
840
840
840
462
462
Notes
Min
150
100
300
300
300
300
300
100
100
10
50
(1),
-7 Speed Grade
(2)
Typ
Max
156
231
312
462
624
640
640
640
640
640
640
Min
150
100
300
300
300
300
300
100
100
10
50
-8 Speed Grade
Typ
115.5
Max
231
231
462
462
462
462
462
462
462
462
Mbps
Mbps
Mbps
Mbps
Mbps
Mbps
MHz
MHz
MHz
MHz
MHz
Unit

Related parts for EP1S25F672C7N