XC4VFX20-11FFG672C Xilinx Inc, XC4VFX20-11FFG672C Datasheet - Page 359

no-image

XC4VFX20-11FFG672C

Manufacturer Part Number
XC4VFX20-11FFG672C
Description
IC FPGA VIRTEX-4 FX 20K 672-FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX20-11FFG672C

Number Of Logic Elements/cells
19224
Number Of Labs/clbs
2136
Total Ram Bits
1253376
Number Of I /o
320
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-BBGA, FCBGA
For Use With
HW-V4-ML405-UNI-G - EVALUATION PLATFORM VIRTEX-4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX20-11FFG672C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC4VFX20-11FFG672C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX20-11FFG672C
Manufacturer:
XILINX
0
Virtex-4 FPGA User Guide
UG070 (v2.6) December 1, 2008
OLOGIC Timing Models
R
This section discusses all timing models associated with the OLOGIC block.
describes the function and control signals of the OLOGIC switching characteristics in the
Virtex-4 Data
Table 7-13: OLOGIC Switching Characteristics
Setup/Hold
T
T
T
T
T
Clock to Out
T
T
ODCK
OOCECK
OSRCK
OTCK
OTCECK
OCKQ
RQ
endmodule;
//Example ODDR instantiation
ODDR U_ODDR(
.Q(user_q),
.C(user_c),
.CE(user_ce),
.D1(user_d1),
.D2(user_d2),
.R(user_r),
.S(user_s)
);
/T
Symbol
/T
/T
parameter INIT = 1'b0;
parameter SRTYPE = "SYNC";
/T
/T
OCKT
OCKD
OCKSR
OCKTCE
OCKOCE
Sheet.
D1/D2 pins setup/hold with respect to CLK
OCE pin setup/hold with respect to CLK
SR/REV pin setup/hold with respect to CLK
T1/T2 pins setup/hold with respect to CLK
TCE pin setup/hold with respect to CLK
CLK to OQ/TQ out
SR/REV pin to OQ/TQ out
www.xilinx.com
Description
OLOGIC Resources
Table 7-13
359

Related parts for XC4VFX20-11FFG672C